Sub- 0.18μm low leakage and high performance dynamic logic wide fan-in gates

MOSFET scaling affects the leakage and delay of VLSI circuits. Moreover implementation of wide fan in gates increases leakage and delay. This paper shows the comparative analysis of power and delay of various domino logic which are implemented in wide fan-in gates. The effect on delay due to the variations in various factors such as supply voltage, temperature and signal strength has been presented. There are two kinds of delay that have been considered: D-Q delay and C-Q delay This will give a better understanding about different dynamic gates and make the decisions for designing high performance, low leakage and sizing of VLSI systems. The schematic entry as well as the simulations were done using Mentor Graphics tool kit. The circuit layout has been implemented in IC workstation and run in Calibre for physical verification using TSMC 180nm process technology at 1.8V.

[1]  M. Anis,et al.  "Impact of Technology Scaling on CMOS Logic Styles", IEEE Transactions On Circuits and Systems-II , 2002 .

[2]  N. Tzartzanis,et al.  A Leakage Current Replica Keeper for Dynamic Circuits , 2006, IEEE Journal of Solid-State Circuits.

[3]  Kaushik Roy,et al.  Diode-footed domino: a leakage-tolerant high fan-in dynamic circuit design style , 2004, IEEE Transactions on Circuits and Systems I: Regular Papers.

[4]  Mohamed I. Elmasry,et al.  Energy-Efficient Noise-Tolerant Dynamic Styles for , 2002 .

[5]  David Li,et al.  Constant Delay Logic Style , 2013, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.

[6]  Ali Peiravi,et al.  Current-Comparison-Based Domino: New Low-Leakage High-Speed Domino Circuit for Wide Fan-In Gates , 2013, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.