Characterization and modeling of nanoscale MOSFET for ultra-low power RF IC design

The evolution and characteristics of the electronics is directly linked to the technological and societal progress. Today, there is a huge variety of electronic solutions offered, with the RF low-power systems, such as wireless sensor networks, wireless body area networks and the Internet of Things (IoT), to gain more and more ground. However, these RF low-power applications set stringent constraints on the power consumption, which complicate even more the already difficult task of the RF IC design. This can be addressed by exploiting the phenomenal RF performance offered by the state-of-the-art nanoscale CMOS technologies, with impressive peak transit frequency at the order of hundreds of GHz, and sub-1 dB minimum noise figure. More specifically, most of the RF applications operate at the low GHz range, so the cut-off frequency surplus, achieved typically in strong-inversion (SI), can be traded-off with a lower power consumption by shifting the operating point to moderate- (MI) or weak-inversion (WI), while keeping the RF performance within the desired specifications. There is an extensive work by the semiconductor community on characterization and modeling the MOS transistor at RF. Nonetheless, most of such studies focus either on the high-performance SI or on rather mature processes with respect to the contemporary state-of-the-art. In this thesis, an extensive and multi-faceted work on detailed characterization and accurate modeling of nanoscale MOSFETs for low-power operation, focusing therefore on subthreshold operation, is presented and discussed. The analysis is always performed under the perspective of the ultra-low power RF IC design. After all, the reliability of the RF IC simulation tools in this high-end range of frequencies and at very low current densities, which constitute the two extreme conditions in terms of operation of the transistor, strongly depends on the accuracy of the model used. The dissertation follows a dual course. First, a simple, yet thorough, small-signal RF model is elaborated in order, to describe analytically the RF performance of nanoscale MOSFETs from SI down to the deep WI region, including its noise behavior. Further, the analytical expressions are used in order to form a step-by-step parameter extraction methodology. Especially, for the extraction of the RF noise model parameters, an innovative step-by-step procedure, which is applied directly on measurements, is developed. Then, a state-of-the-art physics-based compact model (BSIM6) is used. Within this part of the work, a set of novel advancements and contributions are introduced in order for the model to be able to capture the complexity of the behavior of modern advanced CMOS technologies. The results show excellent agreement regarding all different aspects, across all modes of operation (CV, DC, RF performance), even at very low bias conditions. The evaluation of both the modeling approaches is done in detail and uses design oriented tools and metrics, such as the Gm/ID, the Y-parameters, the four RF noise parameters and a wide range of figures-of-merit (FoMs). Finally, a discussion around inversion coefficient (IC) design methodology is carried out, where several FoMs based on IC are modeled with the use of very simple analytical expressions requiring only few parameters. Measurements of advanced 40 nm and 28 nm CMOS technologies are used throughout the thesis to validate all the different modeling approaches.

[1]  Denis Flandre,et al.  On the gm/ID-based approaches for threshold voltage extraction in advanced MOSFETs and their application to ultra-thin body SOI MOSFETs , 2014 .

[2]  Correlation Noise Measurements and Modeling of Nanoscale MOSFETs , 2004 .

[3]  Sah C-T,et al.  A History of MOS Transistor Compact Modeling , 2005 .

[4]  Trond Ytterdal,et al.  Analog Circuit Design in Nanoscale CMOS Technologies , 2009, Proceedings of the IEEE.

[5]  Suet Fong Tin,et al.  Substrate network modeling for CMOS RF circuit simulation , 1999, Proceedings of the IEEE 1999 Custom Integrated Circuits Conference (Cat. No.99CH36327).

[6]  M.J. Deen,et al.  Analytical Determination of MOSFET's High-Frequency Noise Parameters From NF$_{50}$ Measurements and Its Application in RFIC Design , 2007, IEEE Journal of Solid-State Circuits.

[7]  M.J. Deen,et al.  MOSFET modeling for RF IC design , 2005, IEEE Transactions on Electron Devices.

[8]  L. Nagel,et al.  SPICE (Simulation Program with Integrated Circuit Emphasis) , 1973 .

[9]  Ali M. Niknejad,et al.  BSIM6: Analog and RF Compact Model for Bulk MOSFET , 2014, IEEE Transactions on Electron Devices.

[10]  Sebastien Jan,et al.  4-Port isolated MOS modeling and extraction for mmW applications , 2012, 2012 Proceedings of the European Solid-State Device Research Conference (ESSDERC).

[11]  G.E. Moore,et al.  Cramming More Components Onto Integrated Circuits , 1998, Proceedings of the IEEE.

[12]  Matthias Bucher,et al.  Inversion charge linearization in MOSFET modeling and rigorous derivation of the EKV compact model , 2003 .

[13]  Christian C. Enz,et al.  A Short Story of the EKV MOS Transistor Model , 2008, IEEE Solid-State Circuits Newsletter.

[14]  C. Enz,et al.  MOS transistor modeling for RF IC design , 2000, IEEE Journal of Solid-State Circuits.

[15]  A. Juge,et al.  Extrinsic, Parasitic Capacitance Contributions of MOSFETs, their Impact on Performance, and their Modeling , 2006, 2006 European Solid-State Device Research Conference.

[16]  Paul Jespers The gm/ID Methodology, a sizing tool for low-voltage analog CMOS Circuits: The semi-empirical and compact model approaches , 2009 .

[17]  Anurag Mangla,et al.  Modeling nanoscale quasi-ballistic MOS transistors , 2014 .

[18]  Carlos Galup-Montoro,et al.  The Advanced Compact MOSFET (ACM) Model for Circuit Analysis and Design , 2007, 2007 IEEE Custom Integrated Circuits Conference.

[19]  G. Gildenblat,et al.  PSP: An Advanced Surface-Potential-Based MOSFET Model for Circuit Simulation , 2006, IEEE Transactions on Electron Devices.

[20]  Soo-Young Oh,et al.  Transient analysis of MOS transistors , 1980 .

[21]  Peter Russer,et al.  An efficient method for computer aided noise analysis of linear amplifier networks , 1976 .

[22]  Y. Tsividis Operation and modeling of the MOS transistor , 1987 .

[23]  Christer Svensson Forty years of feature-size predictions (1962-2002) , 2003 .

[24]  Boris Murmann,et al.  Calculation of MOSFET distortion using the transconductance-to-current ratio (gm/ID) , 2015, 2015 IEEE International Symposium on Circuits and Systems (ISCAS).

[25]  Christian C. Enz,et al.  RF Small-Signal and Noise Modeling Including Parameter Extraction of Nanoscale MOSFET From Weak to Strong Inversion , 2015, IEEE Transactions on Microwave Theory and Techniques.

[26]  D.M. Binkley,et al.  Tradeoffs and Optimization in Analog CMOS Design , 2008, 2007 14th International Conference on Mixed Design of Integrated Circuits and Systems.

[27]  E. Vincent,et al.  On the oxide thickness extraction in deep-submicron technologies , 1997, 1997 IEEE International Conference on Microelectronic Test Structures Proceedings.

[28]  Wu-Shiung Feng,et al.  Low power design for RF circuits , 2011, Proceedings of 2011 Cross Strait Quad-Regional Radio Science and Wireless Technology Conference.

[29]  F. Klaassen,et al.  An explicit surface-potential-based MOSFET model for circuit simulation , 2000 .

[30]  G. Gildenblat,et al.  Benchmark Tests for MOSFET Compact Models With Application to the PSP Model , 2009, IEEE Transactions on Electron Devices.

[31]  R. Daudel L'Atome dans l'histoire de la pensée humaine: Bernard Pullman. Published by Editions Fayard, 75, rue des Saint-Pères, 75278 Paris Cedex 06, France, 1995, 438 pages, 190 French Francs. ISBN 2-213-59463-5 , 1995 .

[32]  Chenming Calvin Hu,et al.  Modern Semiconductor Devices for Integrated Circuits , 2009 .

[33]  Ulrich L. Rohde,et al.  A general noise de-embedding procedure for packaged two-port linear active devices , 1992 .

[34]  Angelos Antonopoulos,et al.  CMOS Small-Signal and Thermal Noise Modeling at High Frequencies , 2013, IEEE Transactions on Electron Devices.

[35]  Willy M. C. Sansen Analog design procedures for channel lengths down to 20 nm , 2013, 2013 IEEE 20th International Conference on Electronics, Circuits, and Systems (ICECS).

[36]  K. Yahashi,et al.  Sidewall transfer process and selective gate sidewall spacer formation technology for sub-15nm finfet with elevated source/drain extension , 2005, IEEE InternationalElectron Devices Meeting, 2005. IEDM Technical Digest..

[37]  G.D.J. Smit,et al.  FinFET compact modelling for analogue and RF applications , 2010, 2010 International Electron Devices Meeting.

[38]  C.C. Enz,et al.  Compact modeling of thermal noise in the MOS transistor , 2005, IEEE Transactions on Electron Devices.

[39]  Y. Papananos,et al.  An Adjusted Constant-Current Method to Determine Saturated and Linear Mode Threshold Voltage of MOSFETs , 2011, IEEE Transactions on Electron Devices.

[40]  G. Gildenblat,et al.  SP: an advanced surface-potential-based compact MOSFET model , 2003, Proceedings of the IEEE 2003 Custom Integrated Circuits Conference, 2003..

[41]  H. Massler,et al.  A simplified broad-band large-signal nonquasi-static table-based FET model , 2000 .

[42]  Ramses van der Toorn,et al.  RF-Noise Modeling in Advanced CMOS Technologies , 2014, IEEE Transactions on Electron Devices.

[43]  Sah Chih-Tang Evolution of the MOS transistor-from conception to VLSI , 1988, Proc. IEEE.

[44]  C. Hu,et al.  FinFET-a self-aligned double-gate MOSFET scalable to 20 nm , 2000 .

[45]  Chih-Ming Hung,et al.  A 410GHz CMOS Push-Push Oscillator with an On-Chip Patch Antenna , 2008, 2008 IEEE International Solid-State Circuits Conference - Digest of Technical Papers.

[46]  Seonghearn Lee,et al.  An improved RF MOSFET model including scalable gate resistance and external inductances , 2008, 2008 International SoC Design Conference.

[47]  Douglas W. Nychka,et al.  Compact table-based MOSFET model , 1993, [1993] Proceedings of the Tenth Biennial University/Government/Industry Microelectronics Symposium.

[48]  J. Rollett,et al.  The Measurement of Transistor Unilateral Gain , 1965 .

[49]  C. Sah,et al.  Thin oxide thickness extrapolation from capacitance-voltage measurements , 1997 .

[50]  Y. Chauhan,et al.  Recent enhancements in BSIM6 bulk MOSFET model , 2013, 2013 International Conference on Simulation of Semiconductor Processes and Devices (SISPAD).

[51]  Helmut Dr Ing Haerer,et al.  Device for controlling the current draw of an electric battery , 1977 .

[52]  C. Su,et al.  Interfacial gate resistance in Schottky-barrier-gate field-effect transistors , 1998 .

[53]  Wei Meng Lim,et al.  A Scalable RFCMOS Noise Model , 2009, IEEE Transactions on Microwave Theory and Techniques.

[54]  M. Adrian-Scotto,et al.  From Democritus to Schrödinger: a reflection on quantum molecular modeling , 2010 .

[55]  Dominique Schreurs,et al.  Microwave noise modeling of FinFETs , 2011 .

[56]  Juin J. Liou,et al.  RF MOSFET: recent advances, current status and future trends , 2003 .

[57]  Christian Enz,et al.  An MOS transistor model for RF IC design valid in all regions of operation , 2002 .

[58]  M. Deen,et al.  Extraction of the induced gate noise, channel noise, and their correlation in submicron MOSFETs from RF noise measurements , 2001 .

[59]  Christian C. Enz,et al.  Accurate RF modeling of nanoscale MOSFET using BSIM6 including low levels of inversion , 2014, Microelectron. J..

[60]  A. R. Boothroyd,et al.  Authors' reply to "Comments on 'A new approach to the theory and modeling of IGFET's'" , 1978 .

[61]  K. Aufinger,et al.  A Straightforward Noise De-Embedding Method and its Application to High-Speed Silicon Bipolar Transistors , 1996, ESSDERC '96: Proceedings of the 26th European Solid State Device Research Conference.

[62]  Kenichi Okada,et al.  A 0.114-mW dual-conduction class-C CMOS VCO with 0.2-V power supply , 2009, 2009 Symposium on VLSI Circuits.

[63]  Y. Deval,et al.  A 60µW LNA for 2.4 GHz wireless sensors network applications , 2011, 2011 IEEE Radio Frequency Integrated Circuits Symposium.

[64]  Yong Zhong Xiong,et al.  RF Noise of 65-nm MOSFETs in the Weak-to-Moderate-Inversion Region , 2009, IEEE Electron Device Letters.

[65]  Pierre Dautriche Analog design trends and challenges in 28 and 20nm CMOS technology , 2011, 2011 Proceedings of the European Solid-State Device Research Conference (ESSDERC).

[66]  R. K. Sharma,et al.  Analog/RF figures of merit of advanced DG MOSFETs , 2012, 2012 8th International Caribbean Conference on Devices, Circuits and Systems (ICCDCS).

[67]  Daniel Gloria,et al.  RF and broadband noise investigation in High‐k/Metal Gate 28‐nm CMOS bulk transistor , 2014 .

[68]  J.A.M. Geelen,et al.  An improved de-embedding technique for on-wafer high-frequency characterization , 1991, Proceedings of the 1991 Bipolar Circuits and Technology Meeting.

[69]  M.J. Deen,et al.  Analytical modeling of MOSFETs channel noise and noise parameters , 2004, IEEE Transactions on Electron Devices.

[70]  Christian Enz,et al.  Charge-Based MOS Transistor Modeling: The EKV Model for Low-Power and RF IC Design , 2006 .

[71]  F. Danneville,et al.  Millimeter-wave modeling of isolated MOS substrate network through gate-bulk measurements , 2011, 2011 IEEE Radio Frequency Integrated Circuits Symposium.

[72]  Maria-Anna Chalkiadaki,et al.  Large-Signal RF Modeling with the EKV3 MOSFET Model , 2010 .

[73]  G. Ghibaudo,et al.  Improved method for the oxide thickness extraction in MOS structures with ultra-thin gate dielectrics , 1999, ICMTS 1999. Proceedings of 1999 International Conference on Microelectronic Test Structures (Cat. No.99CH36307).

[74]  Christian C. Enz,et al.  Low-power RF modeling of a 40nm CMOS technology using BSIM6 , 2013, Proceedings of the 20th International Conference Mixed Design of Integrated Circuits and Systems - MIXDES 2013.

[75]  J.A. del Alamo,et al.  RF power potential of 45 nm CMOS technology , 2010, 2010 Topical Meeting on Silicon Monolithic Integrated Circuits in RF Systems (SiRF).

[76]  H.J. Mattausch,et al.  HiSIM2: Advanced MOSFET Model Valid for RF Circuit Simulation , 2006, IEEE Transactions on Electron Devices.

[77]  Jin He,et al.  BSIM5: An advanced charge-based MOSFET model for nanoscale VLSI circuit simulation , 2007 .

[78]  Xin Zhang,et al.  A non-iterative physical procedure for RF CMOS compact model extraction using BSIM6 , 2012, Proceedings of the IEEE 2012 Custom Integrated Circuits Conference.

[79]  Francois Danneville,et al.  A new method for on wafer noise measurement , 1993 .

[80]  D. Gloria,et al.  Small Signal and Noise Equivalent Circuit for CMOS 65 nm up to 110 GHz , 2008, 2008 38th European Microwave Conference.

[81]  Ali M. Niknejad,et al.  Evaluation of the BSIM6 compact MOSFET model's scalability in 40nm CMOS technology , 2012 .

[82]  Denis Flandre,et al.  Effect of parasitic elements on UTBB FD SOI MOSFETs RF figures of merit , 2014 .

[83]  J. Colinge Trends in Silicon-on-insulator Technology , 1992, ESSDERC '92: 22nd European Solid State Device Research conference.

[84]  A. Vladimirescu,et al.  Substrate-well modeling for DSM triple-well CMOS digital circuits with adjustable V/sub T/ , 2004, Proceedings. The 16th International Conference on Microelectronics, 2004. ICM 2004..

[85]  Christian Enz,et al.  Nanoscale MOSFET modeling for low-power RF design using the inversion coefficient , 2015, 2015 Asia-Pacific Microwave Conference (APMC).

[86]  Denis Flandre,et al.  ased Methodology for the Design of CMOS Analog Circuits and Its Application to the Synthesis of a Silicon-on-Insulator , 1996 .

[87]  Mau-Chung Frank Chang,et al.  Terahertz CMOS Frequency Generator Using Linear Superposition Technique , 2008, IEEE Journal of Solid-State Circuits.

[88]  N. Fel,et al.  A New Approach for SOI Devices Small-Signal Parameters Extraction , 2000 .

[89]  Christian C. Enz,et al.  Low-power analog/RF circuit design based on the inversion coefficient , 2015, ESSCIRC Conference 2015 - 41st European Solid-State Circuits Conference (ESSCIRC).

[90]  P. Heydari,et al.  Ultra-low power RFIC design using moderately inverted MOSFETs: an analytical/experimental study , 2006, IEEE Radio Frequency Integrated Circuits (RFIC) Symposium, 2006.

[91]  Lee De Forest The Audion; A New Receiver for Wireless Telegraphy , 1906, Transactions of the American Institute of Electrical Engineers.

[92]  F. Danneville,et al.  What are the limiting parameters of deep-submicron MOSFETs for high frequency applications? , 2003, IEEE Electron Device Letters.

[93]  D. Gloria,et al.  Small signal and HF noise performance of 45 nm CMOS technology in mmW range , 2011, 2011 IEEE Radio Frequency Integrated Circuits Symposium.

[94]  Antonios Bazigos,et al.  High‐frequency scalable compact modelling of Si RF‐CMOS technology , 2008 .

[95]  Yann Deval,et al.  Design methodology for ultra low-power analog circuits using next generation BSIM6 MOSFET compact model , 2013, Microelectron. J..

[96]  Willy M. C. Sansen,et al.  1.3 Analog CMOS from 5 micrometer to 5 nanometer , 2015, 2015 IEEE International Solid-State Circuits Conference - (ISSCC) Digest of Technical Papers.

[97]  Gerard Ghibaudo,et al.  A New Technique to Extract the Source/Drain Series Resistance of MOSFETs , 2009, IEEE Electron Device Letters.

[98]  Shahriar Mirabbasi,et al.  An ultra-low-voltage CMOS mixer using switched-transconductance, current-reuse and dynamic-threshold-voltage gain-boosting techniques , 2012, 10th IEEE International NEWCAS Conference.

[99]  H. Iwai,et al.  Modeling and characterization of radio-frequency characteristics of multi-finger nanometer MOS transistors , 2009, 2009 IEEE International Conference of Electron Devices and Solid-State Circuits (EDSSC).

[100]  Matthias Bucher,et al.  Why‐ and how‐ to integrate Verilog‐A compact models in SPICE simulators , 2013, Int. J. Circuit Theory Appl..

[101]  J. Bardeen,et al.  The transistor, a semi-conductor triode , 1948 .

[102]  Ming-Jer Chen,et al.  A Novel Method of MOSFET Series Resistance Extraction Featuring Constant Mobility Criteria and Mobility Universality , 2010, IEEE Transactions on Electron Devices.

[103]  C. C. Enz,et al.  Figure-of-merit for optimizing the current-efficiency of low-power RF circuits , 2011, Proceedings of the 18th International Conference Mixed Design of Integrated Circuits and Systems - MIXDES 2011.

[104]  A. Lipparini,et al.  Computer-Aided Noise Analysis of Linear Multiport Networks of Arbitrary Topology , 1985 .

[105]  J. Rizk,et al.  RF CMOS technology scaling in High-k/metal gate era for RF SoC (system-on-chip) applications , 2010, 2010 International Electron Devices Meeting.

[106]  Ullrich R. Pfeiffer,et al.  Terahertz imaging with CMOS/BiCMOS process technologies , 2010, 2010 Proceedings of ESSCIRC.

[107]  Angelos Antonopoulos,et al.  CMOS RF noise, scaling, and compact modeling for RFIC design , 2013, 2013 IEEE Radio Frequency Integrated Circuits Symposium (RFIC).

[108]  A. Werthof,et al.  Scalable Small-Signal and Noise Modeling for Deep-Submicrometer MOSFETs , 2009, IEEE Transactions on Microwave Theory and Techniques.

[109]  A. van der Ziel,et al.  Noise in solid-state devices and lasers , 1970 .

[110]  Andrei Vladimirescu,et al.  SPICE-the third decade , 1990, Proceedings on Bipolar Circuits and Technology Meeting.

[111]  F. Danneville,et al.  Revisited RF Compact Model of Gate Resistance Suitable for High-K/Metal Gate Technology , 2013, IEEE Transactions on Electron Devices.

[112]  C.C. McAndrew,et al.  Validation of MOSFET model Source–Drain Symmetry , 2006, IEEE Transactions on Electron Devices.

[113]  Gerard Ghibaudo,et al.  New approach for the extraction of gate voltage dependent series resistance and channel length reduction in CMOS transistors , 1997, 1997 IEEE International Conference on Microelectronic Test Structures Proceedings.

[114]  J. M. Rochelle,et al.  Comparison of a BSIM3V3 and EKV MOST model for a 0.5 um CMOS process and implications for analog circuit design , 2002, 2002 IEEE Nuclear Science Symposium Conference Record.

[115]  Jing Wang,et al.  Effect of Substrate Contact Shape and Placement on RF Characteristics of 45 nm Low Power CMOS Devices , 2009, IEEE Journal of Solid-State Circuits.

[116]  R. Havens,et al.  Noise modeling for RF CMOS circuit simulation , 2003 .

[117]  Carver A. Mead,et al.  A Physical Charge-Controlled Model for MOS Transistors , 1987 .

[118]  Guo-Wei Huang,et al.  Comprehensive Noise Characterization and Modeling for 65-nm MOSFETs for Millimeter-Wave Applications , 2010, IEEE Transactions on Microwave Theory and Techniques.