Efficient VLSI-realizable decimators for sigma-delta analog-to-digital converters
暂无分享,去创建一个
[1] M. W. Hauser,et al. MOS ADC-filter combination that does not require precision analog components , 1985, 1985 IEEE International Solid-State Circuits Conference. Digest of Technical Papers.
[2] James C. Candy,et al. Decimation for Sigma Delta Modulation , 1986, IEEE Trans. Commun..
[3] T. Saramaki,et al. A class of linear-phase FIR filters for decimation, interpolation, and narrow-band filtering , 1984 .
[4] Tapio Saramaki,et al. Design of FIR filters as a tapped cascaded interconnection of identical subfilters , 1987 .
[5] C. Sidney Burrus,et al. Multirate filter designs using comb filters , 1984 .
[6] Robert M. Gray,et al. Oversampled Sigma-Delta Modulation , 1987, IEEE Trans. Commun..
[7] Hannu Tenhunen,et al. Fully differential CMOS sigma-delta modulator for high performance analog-to-digital conversion with 5 V operating voltage , 1988, 1988., IEEE International Symposium on Circuits and Systems.
[8] John J. Paulos,et al. An analysis of nonlinear behavior in delta-sigma modulators , 1987 .
[9] Sanjit K. Mitra,et al. Design of computationally efficient interpolated fir filters , 1988 .
[10] Atsushi Iwata,et al. A 16-bit oversampling A-to-D conversion technology using triple-integration noise shaping , 1987 .