EEEPROM tunnel oxide lifetime reliability prediction based on fast electrical stress tests
暂无分享,去创建一个
It is shown how floating gate memory cell behaviour during retention tests can be predicted relying on static electrical stress tests. Retention tests are usually performed at high or low temperature bake to provide warning of an impending failure of the capability of memory cells to store data. These tests are very useful to screen out defective cell populations but induce significant test time overhead. To overcome this limitation, a correlation between stress time and retention time is established to anticipate retention test results. Experimental results based on an EEPROM test chip are presented in order to show the correlation between retention tests and electrical stress tests.
[1] S. Kamohara,et al. New physical model to explain logarithmic time dependence of data retention in flash EEPROM , 2008 .
[2] M. Lenzlinger,et al. Fowler‐Nordheim Tunneling into Thermally Grown SiO2 , 1969 .
[3] Andrea L. Lacaita,et al. Modeling of anomalous SILC in flash memories based on tunneling at multiple defects , 2002 .
[4] H. Aziza,et al. Investigation of EEPROM memories reliability during endurance and retention tests , 2009, 2009 4th International Conference on Design & Technology of Integrated Systems in Nanoscal Era.