High-speed MOS gate array

The dimensions of the fundamental gate cell were analyzed in the gate-array type masterslice LSI which utilized the DSA MOS process combined with two-level metallization technology. It was revealed that the optimum gate width was 80 µm in the 4-µm design rule, taking the total power dissipation of 3 W and the delay time below 2 ns into consideration. The delay times were measured from both the original design chip and the 80-percent linearly shrunk chips. In the shrunk chip operated at a 3-V lower supply, the average gate delay time of 1.5 ns was obtained at a lower dissipation of 1.2 mW/gate which gave three times better performance than the original design chip at 5-V power supply.

[1]  R. Blumberg,et al.  A 1500-gate random logic LSI masterslice , 1979, 1979 IEEE International Solid-State Circuits Conference. Digest of Technical Papers.

[2]  O. Tomisawa,et al.  A 920 gate masterslice , 1978, 1978 IEEE International Solid-State Circuits Conference. Digest of Technical Papers.

[3]  O. Tomisawa,et al.  A multilevel metallized DSA MOS masterslice , 1979, IEEE Journal of Solid-State Circuits.

[4]  W. Braeckelmann,et al.  A masterslice LSI for subnanosecond random logic , 1979, IEEE Journal of Solid-State Circuits.

[5]  O. Tomisawa,et al.  A 920 gate DSA MOS masterslice , 1978, IEEE Journal of Solid-State Circuits.