Design Optimization of Charge Preamplifiers With CMOS Processes in the 100 nm Gate Length Regime

Low noise design of charge sensitive amplifiers in deep submicron CMOS technologies is discussed based on the experimental characterization of transistors belonging to a 130 nm and a 90 nm minimum channel length processes. After briefly examining the main preamplifier noise sources, residing in the input element, achievable resolution limits in charge measuring systems employing such technologies are discussed under different detector capacitance, processing time and power dissipation constraints. The equivalent noise charge (ENC) model adopted in this work takes into account the behavior of series 1/f noise as a function of the overdrive voltage in PMOS devices. Moreover, noise in the gate current, whose effects could be neglected in past CMOS technologies featuring larger gate oxide thickness, is shown to play a role in the optimization process, significantly affecting the preamplifier performance at long shaping times. The extent of this contribution, besides depending on the drain current in the input device, is also determined by its drain voltage, which therefore may become a critical parameter in the design of low noise analog blocks.

[1]  E. Vittoz,et al.  An analytical MOS transistor model valid in all regions of operation and dedicated to low-voltage and low-current applications , 1995 .

[2]  L. Ratti,et al.  Resolution Limits in 130 nm and 90 nm CMOS Technologies for Analog Front-End Applications , 2007, IEEE Transactions on Nuclear Science.

[3]  A. Ziel Noise in solid state devices and circuits , 1986 .

[4]  M. Manghisoni Gate Current Noise in Ultrathin Oxide MOSFETs and Its Impact on the Performance of Analog Front-End Circuits , 2008, IEEE Transactions on Nuclear Science.

[5]  Gijs Bosman,et al.  Noise model of gate-leakage current in ultrathin oxide MOSFETs , 2003 .

[6]  A. Savoy-Navarro,et al.  A 130nm CMOS digitizer prototype chip for Silicon strips detectors readout , 2007, 2007 IEEE Nuclear Science Symposium Conference Record.

[7]  Yew Tong Yeow,et al.  Extraction of MOSFET threshold voltage, series resistance, effective channel length, and inversion layer mobility from small-signal channel conductance measurement , 2001 .

[8]  P. O'Connor,et al.  MOSFET optimization in deep submicron technology for charge amplifiers , 2004, IEEE Symposium Conference Record Nuclear Science 2004..

[9]  R. J. Yarema,et al.  FPIX2, the BTeV pixel readout chip , 2005 .

[11]  Y. Tsividis Operation and modeling of the MOS transistor , 1987 .

[12]  Enrico Sangiorgi,et al.  Tunneling into interface states as reliability monitor for ultrathin oxides , 2000 .

[13]  R. Havens,et al.  Noise modeling for RF CMOS circuit simulation , 2003 .

[14]  C. Hu,et al.  BSIM4 gate leakage model including source-drain partition , 2000, International Electron Devices Meeting 2000. Technical Digest. IEDM (Cat. No.00CH37138).

[15]  L. Ratti,et al.  Design and Performance of Analog Circuits for DNW-MAPS in 100-nm-scale CMOS Technology , 2006, 2006 IEEE Nuclear Science Symposium Conference Record.

[16]  M. Valenza,et al.  Low frequency gate noise modeling of ultrathin oxide MOSFETs , 2007, SPIE International Symposium on Fluctuations and Noise.

[17]  L. Ratti,et al.  Noise Performance of 0.13$mu$m CMOS Technologies for Detector Front-End Applications , 2006, IEEE Transactions on Nuclear Science.

[18]  P. F. Manfredi,et al.  Processing the signals from solid-state detectors in elementary-particle physics , 1986 .

[19]  I. Kipnis,et al.  A time-over-threshold machine: the readout integrated circuit for the BABAR Silicon Vertex Tracker , 1997 .

[20]  L. Ratti,et al.  Total ionizing dose effects on the noise performances of a 0.13 /spl mu/m CMOS technology , 2006, IEEE Transactions on Nuclear Science.

[21]  A. Marchioro,et al.  A 0.13-/spl mu/m CMOS serializer for data and trigger optical links in particle physics experiments , 2004, IEEE Transactions on Nuclear Science.