Power constrained design of multiprocessor interconnection networks
暂无分享,去创建一个
[1] Steven L. Scott,et al. The Cray T3E Network: Adaptive Routing in a High Performance 3D Torus , 1996 .
[2] Krishnan Padmanabhan,et al. Performance of Multicomputer Networks under Pin-out Constraints , 1991, J. Parallel Distributed Comput..
[3] Sudhakar Yalamanchili,et al. Interconnection Networks: An Engineering Approach , 2002 .
[4] William J. Dally,et al. Performance Analysis of k-Ary n-Cube Interconnection Networks , 1987, IEEE Trans. Computers.
[5] Anantha P. Chandrakasan,et al. Low Power Digital CMOS Design , 1995 .
[6] John P. Uyemura,et al. Circuit design for CMOS VLSI , 1992 .
[7] Anant Agarwal,et al. Limits on Interconnection Network Performance , 1991, IEEE Trans. Parallel Distributed Syst..
[8] Sudhakar Yalamanchili,et al. Power/Performance Trade-offs for Direct Networks , 1997, PCRCW.
[9] James R. Goodman,et al. The Impact of Pipelined Channels on k-ary n-Cube Networks , 1994, IEEE Trans. Parallel Distributed Syst..
[10] William J. Dally,et al. Deadlock-Free Message Routing in Multiprocessor Interconnection Networks , 1987, IEEE Transactions on Computers.
[11] Christer Svensson,et al. Trading speed for low power by choice of supply and threshold voltages , 1993 .