Bottom Oxide Bulk FinFETs Without Punch-Through-Stopper for Extending Toward 5-nm Node

Structural advancements of 5-nm node bulk fin-shaped field-effect transistors (FinFETs) without punch-through-stopper (PTS) were introduced using fully calibrated TCAD for the first time. It is challenging to scale down conventional bulk FinFETs into 5-nm technology node due to the sub-fin leakage increase. Meanwhile, bottom oxide deposition after anisotropic etching for source/drain (S/D) epi formation prevents the sub-fin leakage effectively even without the PTS doping, thus achieving better gate-to-channel controllability. Bottom oxide FinFETs also have smaller gate capacitances than do conventional FinFETs because the parasitic capacitances decrease by smaller S/D epi separated from the bottom Si layer, which reduces junction and outer-fringing capacitances. But smaller S/D epi decreases the stresses along the channel direction, and the effective widths decrease by the bottom oxide layer blocking the current paths at the bottom side of fin channels. Furthermore, increase of the interconnect resistance and capacitance parasitics down to 5-nm node diminishes the improvements of total delays as the interconnect wire length increases greatly. In spite of these drawbacks, 5-nm node bottom oxide FinFETs achieve smaller total delays than do the 7-nm node conventional FinFETs, especially for low-power applications, thus promising for the scalability of bulk FinFETs along with simple and reliable process by avoiding PTS step.

[1]  H. Mertens,et al.  Gate-all-around MOSFETs based on vertically stacked horizontal Si nanowires in a replacement metal gate process on bulk Si substrates , 2016, 2016 IEEE Symposium on VLSI Technology.

[2]  D. Mocuta,et al.  Vertically stacked gate-all-around Si nanowire transistors: Key Process Optimizations and Ring Oscillator Demonstration , 2017, 2017 IEEE International Electron Devices Meeting (IEDM).

[3]  Impurity Diffusion in SiGe Alloys: Strain and Composition Effects , 1998 .

[4]  E.J. Nowak,et al.  The effective drive current in CMOS inverters , 2002, Digest. International Electron Devices Meeting,.

[5]  Jun-Sik Yoon,et al.  Junction Design Strategy for Si Bulk FinFETs for System-on-Chip Applications Down to the 7-nm Node , 2015, IEEE Electron Device Letters.

[6]  Silicon Nanowire Field-Effect Transistor , 2014 .

[7]  G. Hellings,et al.  Quantum-barriers and ground-plane isolation: A path for scaling bulk-FinFET technologies to the 7 nm-node and beyond , 2013, 2013 IEEE International Electron Devices Meeting.

[8]  Jun-Sik Yoon,et al.  Statistical variability study of random dopant fluctuation on gate-all-around inversion-mode silicon nanowire field-effect transistors , 2015 .

[9]  Chieh-Yang Chen,et al.  Process variation effect, metal-gate work-function fluctuation and random dopant fluctuation of 10-nm gate-all-around silicon nanowire MOSFET devices , 2015, 2015 IEEE International Electron Devices Meeting (IEDM).

[10]  D. Yakimets,et al.  Power aware FinFET and lateral nanosheet FET targeting for 3nm CMOS technology , 2017, 2017 IEEE International Electron Devices Meeting (IEDM).

[11]  P. Oldiges,et al.  Bottom oxidation through STI (BOTS) — A novel approach to fabricate dielectric isolated FinFETs on bulk substrates , 2014, 2014 Symposium on VLSI Technology (VLSI-Technology): Digest of Technical Papers.

[12]  C. Auth,et al.  A 10nm high performance and low-power CMOS technology featuring 3rd generation FinFET transistors, Self-Aligned Quad Patterning, contact over active gate and cobalt local interconnects , 2017, 2017 IEEE International Electron Devices Meeting (IEDM).

[13]  A. Brand,et al.  Is strain engineering scalable in FinFET era?: Teaching the old dog some new tricks , 2012, 2012 International Electron Devices Meeting.

[14]  V. Rao,et al.  A Thermal-Aware Device Design Considerations for Nanoscale SOI and Bulk FinFETs , 2016, IEEE Transactions on Electron Devices.

[15]  Jun-Sik Yoon,et al.  Process-Induced Variations of 10-nm Node Bulk nFinFETs Considering Middle-of-Line Parasitics , 2016, IEEE Transactions on Electron Devices.

[16]  W. Hsu,et al.  Stack Gate Technique for Dopingless Bulk FinFETs , 2014, IEEE Transactions on Electron Devices.

[17]  Jun-Sik Yoon,et al.  Optimization of nanosheet number and width of multi-stacked nanosheet FETs for sub-7-nm node system on chip applications , 2019, Japanese Journal of Applied Physics.

[18]  Mark Y. Liu,et al.  A 14nm logic technology featuring 2nd-generation FinFET, air-gapped interconnects, self-aligned double patterning and a 0.0588 µm2 SRAM cell size , 2014, 2014 IEEE International Electron Devices Meeting.

[19]  B. Lherron,et al.  A 10nm platform technology for low power and high performance application featuring FINFET devices with multi workfunction gate stack on bulk and SOI , 2014, 2014 Symposium on VLSI Technology (VLSI-Technology): Digest of Technical Papers.

[20]  Abdelkader Souifi,et al.  Lateral confinement by low pressure chemical vapor deposition-based selective epitaxial growth of Si1−xGex/Si nanostructures , 1997 .

[21]  Jun-Sik Yoon,et al.  Systematic DC/AC Performance Benchmarking of Sub-7-nm Node FinFETs and Nanosheet FETs , 2018, IEEE Journal of the Electron Devices Society.

[22]  Robert J. Mears,et al.  Analysis of 7/8-nm Bulk-Si FinFET Technologies for 6T-SRAM Scaling , 2016, IEEE Transactions on Electron Devices.