In this paper, we focus how to overcome process challenges, such as die shift and warpage, and to fabricate thin embedded wafer level packages (EMWLPs) with 200μm-thick eventually. The initial warpage of reconfigured wafer after post mold curing (PMC) was about 1.0 ∼ 1.4mm range. After PMC, the molded wafer was background to 200μm thickness and redistribution layer (RDL) process was conducted on both front- and back-sides of the molded wafer sequentially. However, the warpage increased up to several mm during 1st RDL formation so that multi-RDLs process could not be performed due to the largely warped wafer. In order to overcome the large warpage issue, thick Si wafer was adopted as a carrier and the molded wafer was bonded on the Si carrier before RDL process. The measured warpage values decreased from several mm to about 500μm during RDL process by using the Si carrier and two RDLs were fabricated on both sides of the molded wafer. Consequently, the fabrication of 200μm-thick molded wafer for EMWLPs was successfully achieved. Three reliability tests (MSL3, HAST, and TC) were performed with singulated EMWLP modules and no failure was observed in the results of component level reliability. Furthermore, for in-depth understanding of the effects of MCs and carrier types on the die shift of the reconfigured wafer, the die shift values were measured on the molded wafers made of different MCs and different carriers as well. The experimental results are being compared with computational simulation and this can provide basic guidance of material selection and molding process.
[1]
H. Hedler,et al.
An embedded device technology based on a molded reconfigured wafer
,
2006,
56th Electronic Components and Technology Conference 2006.
[2]
S. W. Ho,et al.
Double side redistribution layer process on embedded wafer level package for package on package (PoP) applications
,
2010,
2010 12th Electronics Packaging Technology Conference.
[3]
M. Brunnbauer,et al.
Embedded Wafer Level Ball Grid Array (eWLB)
,
2008,
2008 33rd IEEE/CPMT International Electronics Manufacturing Technology Conference (IEMT).
[4]
Seung Wook Yoon,et al.
3D eWLB (embedded wafer level BGA) technology for 3D-packaging/3D-SiP (Systems-in-Package) applications
,
2009,
2009 11th Electronics Packaging Technology Conference.
[5]
Yaohuang Huang,et al.
Challenges for extra large embedded wafer level ball grid array development
,
2009,
2009 11th Electronics Packaging Technology Conference.