A circuit design of intelligent CDRAM with automatic write back capability
暂无分享,去创建一个
The authors describe a unique intelligent memory based on a distributed CDRAM (cache DRAM) architecture, which consists of three hierarchical memory sections, DRAM, SRAM, and CAM, that constitute on-chip TAG. This architecture provides a high-performance intelligent main memory and a pin compatibility with high-speed address nonmultiplexed memories (DRAM, SRAM, and pseudo-SRAM). This RAM can be fabricated by the standard CMOS DRAM process with little area penalty. The intelligent CDRAM with an automatic write-back function can realize a short average read/write cycle time. The write-back operation without a complex controller minimizes the write cycle time drastically compared with write through
[1] H. Shinohara,et al. A divided word-line structure in the static RAM and its application to a 64K full CMOS RAM , 1983, IEEE Journal of Solid-State Circuits.
[2] James R. Goodman,et al. The use of static column ram as a memory hierarchy , 1984, ISCA 1984.
[3] Kiyoo Itoh,et al. An experimental 1-Mbit BiCMOS DRAM , 1987 .
[4] T. Yoshihara,et al. An eyperimental 1Mb cache DRAM with ECC , 1989, Symposium 1989 on VLSI Circuits.