System-level design verification in the AT&T Computer Division: tools
暂无分享,去创建一个
The authors present the CAD tools used for system-level design verification (DV) in the AT&T computer division. They discuss features of the tools for building and preparing the model of the system, developing tests, simulation, static timing analysis, results analysis, and circuit comparison. While a good simulator is an essential component, many other tools are required. Although some of them provide only relatively minor capabilities, together they form an integrated set of tools that greatly simplify the designers' work and make possible successful completion of system-level DV projects.<<ETX>>
[1] J. Paul Roth. Hardware Verification , 1977, IEEE Transactions on Computers.
[2] Robert B. Hitchcock,et al. Timing Analysis of Computer Hardware , 1982, IBM J. Res. Dev..
[3] Miron Abramovici,et al. System-level design verification in the AT&T computer division: overview and strategy , 1989, Proceedings 1989 IEEE International Conference on Computer Design: VLSI in Computers and Processors.