Scalable thermal resistance model for single and multi-finger silicon-on-insulator MOSFETs

This paper presents a thermal resistance model for silicon-on-insulator MOSFETs. The proposed model accounts for various heat dissipation paths in the device accurately and is accurate for both multi and single finger devices. Model development is based on carefully designed test structures to account for different heat dissipations paths. Improvement in the drain current fits across devices when using proposed model over standard BSIMSOI4.3 validates the model.

[1]  J. S. Brodsky,et al.  Equivalent circuit modeling of static substrate thermal coupling using VCVS representation , 2002, IEEE J. Solid State Circuits.

[2]  G. Reimbold,et al.  Electrical analysis of mechanical stress induced by shallow trench isolation [MOSFETs] , 2003, ESSDERC '03. 33rd Conference on European Solid-State Device Research, 2003..

[3]  Ching-Te Chuang,et al.  Scaling planar silicon devices , 2004, IEEE Circuits and Devices Magazine.

[4]  Yanfeng Jiang,et al.  Electrical analysis of mechanical stress induced by shallow trench isolation , 2009, 2009 International Conference on Electronic Packaging Technology & High Density Packaging.

[5]  M. Haond,et al.  Electrical transient study of negative resistance in SOI MOS transistors , 1990 .