Mixed Array of Compliant Interconnects to Balance Mechanical and Electrical Characteristics

Various designs of compliant interconnects are being pursued in universities and industry to accommodate the coefficient of thermal expansion (CTE) mismatch between die and substrate or substrate and board. Although such interconnects are able to mechanically decouple the components, electrical parasitics of compliant interconnects are often high compared to the electrical parasitics of solder bump or solder ball interconnects. This increase in electrical parasitics is due to the fact that compliant interconnects typically having longer path lengths and smaller cross-sectional areas to provide compliance, which in turn, increases their electrical parasitics. In this paper, we present a mixed array of compliant interconnects as a tradeoff between mechanical compliance and electrical parasitics. In the proposed implementation, the die area is subdivided into three regions where high compliance, medium-compliance, and low-compliance interconnect variants are situated in the outer, middle, and inner regions of the die, respectively. By introducing the low-compliance variants into the assembly, interconnects with greatly reduced electrical parasitics can be used as power/ground interconnects, while the high-compliance interconnects, situated near the die edges, can be used as signal interconnects. This paper demonstrates the implementation of this configuration and also presents the experimental characterization of such heterogeneous array of interconnects.

[1]  Muhannad S. Bakir,et al.  Sea of Leads (SoL) ultrahigh density wafer-level chip input/output interconnections for gigascale integration (GSI) , 2003 .

[2]  Ying Luo,et al.  Microspring Characterization and Flip-Chip Assembly Reliability , 2013, IEEE Transactions on Components, Packaging and Manufacturing Technology.

[3]  S. Sitaraman,et al.  Effect of material and geometry parameters on the thermo-mechanical reliability of flip-chip assemblies , 1998, ITherm'98. Sixth Intersociety Conference on Thermal and Thermomechanical Phenomena in Electronic Systems (Cat. No.98CH36208).

[4]  M. Bakir,et al.  3D integration of CMOS and MEMS using mechanically flexible interconnects (MFI) and through silicon vias (TSV) , 2010, 2010 Proceedings 60th Electronic Components and Technology Conference (ECTC).

[5]  B. Michel,et al.  Thermomechanical design for reliability of WLPs with compliant interconnects , 2005, 2005 7th Electronic Packaging Technology Conference.

[6]  Madhavan Swaminathan,et al.  A Heterogeneous Array of Off-Chip Interconnects for Optimum Mechanical and Electrical Performance , 2007 .

[7]  W Engelmaier Results of the IPC Copper Foil Ductility Round-Robin Study , 1987 .

[8]  A. Yeo,et al.  Flip chip solder joint reliability analysis using viscoplastic and elastic-plastic-creep constitutive models , 2006, IEEE Transactions on Components and Packaging Technologies.

[9]  Michael C. Hamilton,et al.  Fabrication and Characterization of Double Helix Structures for Compliant and Reworkable Electrical Interconnects , 2014, Journal of Microelectromechanical Systems.

[10]  Suresh K. Sitaraman,et al.  Three-path electroplated copper compliant interconnects — Fabrication and modeling studies , 2013, 2013 IEEE 63rd Electronic Components and Technology Conference.

[11]  John H. L. Pang,et al.  Design for reliability (DFR) methodology for electronic packaging assemblies , 2003, Proceedings of the 5th Electronics Packaging Technology Conference (EPTC 2003).

[12]  Chaoqi Zhang,et al.  Mechanically flexible interconnects (MFIs) with highly scalable pitch , 2014 .

[13]  Qi Zhu,et al.  Development of G-Helix Structure as Off-Chip Interconnect , 2004 .

[14]  E. Irene,et al.  A measurement of intrinsic SiO2 film stress resulting from low temperature thermal oxidation of Si , 1986 .

[15]  K. Kacker,et al.  FlexConnects: A Cost-Effective Implementation of Compliant Chip-to-Substrate Interconnects , 2007, 2007 Proceedings 57th Electronic Components and Technology Conference.