In-Place Power Noise and Signal Waveform Measurements on LVDS Channels in Fan-Out Multiple IC Chip Packaging

Power noise and signal waveforms are in-place measured on low-voltage differential signaling (LVDS) channels within fan-out multiple integrated circuit (IC) chip packaging. A silicon demonstrator in 6.0 mm x 12.0 mm encapsulates a pair of LVDS transceiver chips and power-line noise suppression capacitors which are all interconnected with three level re-distributed metal layers (RDLs). The chip uses a 0.18 μm CMOS technology and integrates an array of LVDS transceivers with per-channel data memory and built-in self-test (BIST) circuitry, along with on-chip waveform monitoring (OCM) circuits as well as power voltage regulators. The in-place waveforms exhibit satisfactorily large signal eye diagrams and small power voltage drops during pseudo-random chip-to-chip data transfer at the clock frequency of 400 MHz. The opportunities are demonstrated to evaluate signal and power integrity over hidden channels in system-level packaging.

[1]  Seung Wook Yoon,et al.  3D eWLB (embedded wafer level BGA) technology for 3D-packaging/3D-SiP (Systems-in-Package) applications , 2009, 2009 11th Electronics Packaging Technology Conference.

[2]  Takushi Hashida,et al.  An On-Chip Waveform Capturer and Application to Diagnosis of Power Delivery in SoC Integration , 2011, IEEE Journal of Solid-State Circuits.

[3]  Chuei-Tang Wang,et al.  Signal and Power Integrity Analysis on Integrated Fan-Out PoP (InFO_PoP) Technology for Next Generation Mobile Applications , 2016, 2016 IEEE 66th Electronic Components and Technology Conference (ECTC).

[4]  Makoto Nagata,et al.  Susceptibility evaluation of CAN transceiver circuits with in-place waveform capturing under RF DPI , 2017, 2017 11th International Workshop on the Electromagnetic Compatibility of Integrated Circuits (EMCCompo).

[5]  Kouji Ichikawa,et al.  Noise analysis using on-chip waveform monitor in bandgap voltage references , 2013, 2013 9th International Workshop on Electromagnetic Compatibility of Integrated Circuits (EMC Compo).

[6]  Atsushi Sakai,et al.  A 100GB/s wide I/O with 4096b TSVs through an active silicon interposer with in-place waveform capturing , 2013, 2013 IEEE International Solid-State Circuits Conference Digest of Technical Papers.

[7]  Makoto Nagata,et al.  An On-Chip Multichannel Waveform Monitor for Diagnosis of Systems-on-a-Chip Integration , 2007, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.

[8]  C. Ferrandon,et al.  Evaluation of 3D interconnect routing and stacking strategy to optimize high speed signal transmission for memory on logic , 2012, 2012 IEEE 62nd Electronic Components and Technology Conference.