A study of narrow transistor layout proximity effects for 28nm Poly/SiON logic technology
暂无分享,去创建一个
Hong Wu | Ruoyuan Li | Ruoyuan Li | Hong Wu
[1] Yi-Ming Sheu,et al. New Observations in LOD Effect of 45-nm P-MOSFETs With Strained SiGe Source/Drain and Dummy Gate , 2009, IEEE Transactions on Electron Devices.
[2] M. Iwai,et al. Layout Dependence Modeling for 45-nm CMOS With Stress-Enhanced Technique , 2009, IEEE Transactions on Electron Devices.
[3] R. Rooyackers,et al. Scalability of the Si/sub 1-x/Ge/sub x/ source/drain technology for the 45-nm technology node and beyond , 2006, IEEE Transactions on Electron Devices.
[4] Xi-Wei Lin. Layout proximity effects and device extraction in circuit designs , 2008, 2008 9th International Conference on Solid-State and Integrated-Circuit Technology.
[5] Greg Baldwin,et al. Layout Variation Effects in Advanced MOSFETs: STI-Induced Embedded SiGe Strain Relaxation and Dual-Stress-Liner Boundary Proximity Effect , 2010, IEEE Transactions on Electron Devices.