A novel low power hybrid flipflop using sleepy stack inverter pair

This paper presents a low power hybrid flip flop using sleepy stack inverter pair for retaining the logic level till the end of evaluation and pre-charge phase of the flip flop. The sleepy stack inverter pairs are efficient in leakage power reduction and overall power dissipation as the technology scales down to 90nm and below. The performance of the proposed flip flop was compared with the conventional dual dynamic node pulsed hybrid flip flop (DDFF) which uses conventional static CMOS inverter pairs in cadence virtuoso 90nm tool. It shows 20% reduction in total power consumed with 89% reduction in leakage power at its output node. T flip flop, SR flip flop and JK flip flop were designed using this proposed D flip flop and its performance was compared with flip flops designed using DDFF. As the proposed flip flops have improved performance in terms of leakage power, total power and power delay product at high speed, it can be widely used in high performance applications.

[1]  O. Sarbishei,et al.  Power-Delay Efficient Overlap-Based Charge-Sharing Free Pseudo-Dynamic D Flip-Flops , 2007, 2007 IEEE International Symposium on Circuits and Systems.

[2]  Mathias Beike,et al.  Digital Integrated Circuits A Design Perspective , 2016 .

[3]  R. K. Kavitha,et al.  Low-Power Dual Dynamic Node Pulsed Hybrid Flip-Flop Featuring Efficient Embedded Logic , 2013, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.

[4]  F. Klass Semi-dynamic and dynamic flip-flops with embedded logic , 1998, 1998 Symposium on VLSI Circuits. Digest of Technical Papers (Cat. No.98CH36215).

[5]  Jun-Cheol Park,et al.  Sleepy Stack Leakage Reduction , 2006, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.

[6]  N. Nedovic,et al.  Hybrid latch flip-flop with improved power efficiency , 2000, Proceedings 13th Symposium on Integrated Circuits and Systems Design (Cat. No.PR00843).

[7]  Narayanan Vijaykrishnan,et al.  Implications of technology scaling on leakage reduction techniques , 2003, Proceedings 2003. Design Automation Conference (IEEE Cat. No.03CH37451).

[8]  F. Weber,et al.  Flow-through latch and edge-triggered flip-flop hybrid elements , 1996, 1996 IEEE International Solid-State Circuits Conference. Digest of TEchnical Papers, ISSCC.

[9]  O. Sarbishei,et al.  A Novel Overlap-Based Logic Cell: An Efficient Implementation of Flip–Flops With Embedded Logic , 2010, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.