An AC-powered experimental memory circuit with a resistively loaded sense circuit

The design and fabrication of an ac-powered experimental memory circuit for Josephson cache memories are reported. The circuit contains a memory cell array and a sense circuit. The sense circuit consists of RCJL gates, symmetrical three-junction sense gates, and transmission lines. An experimental memory circuit has been fabricated by 2-µm Pb-alloy processes. A proper circuit operation, has been verified using a bipolar trapezoidal waveform current. A ±23-percent sense current margin and a ±29-percent OR gate bias current margin were obtained. A typical 130-ps sense time was estimated for a 1-kbit memory by computer simulations.

[1]  W. H. Henkels,et al.  Basic Design of a Josephson Technology Cache Memory , 1980, IBM J. Res. Dev..

[2]  I. Ishida,et al.  An RCJL decoder for a Josephson memory , 1983, IEEE Electron Device Letters.

[3]  K. Miyahara,et al.  An experimental nanosecond Josephson 1K RAM using 5-µm Pb-alloy technology , 1983, IEEE Electron Device Letters.

[4]  J. Sone,et al.  Resistor coupled Josephson logic , 1982 .