Impact of High-$k$ Gate Dielectrics on the Device and Circuit Performance of Nanoscale FinFETs
暂无分享,去创建一个
V. Rao | C.R. Manoj | V.R. Rao | C. R. Manoj
[1] Abhinav Kranti,et al. Performance assessment of nanoscale double- and triple-gate FinFETs , 2006 .
[2] R. Rooyackers,et al. A functional 41-stage ring oscillator using scaled FinFET devices with 25-nm gate lengths and 10-nm fin widths applicable for the 45-nm CMOS node , 2004, IEEE Electron Device Letters.
[3] B.C. Paul,et al. Modeling and optimization of fringe capacitance of nanoscale DGMOS devices , 2005, IEEE Transactions on Electron Devices.
[4] Wolfgang Rösner,et al. Simulation of nanoscale MOSFETs using modified drift-diffusion and hydrodynamic models and comparison with Monte Carlo results , 2006 .
[5] J.-P. Raskin,et al. Analog/RF performance of multiple gate SOI devices: wideband simulations and characterization , 2006, IEEE Transactions on Electron Devices.
[6] Madhav P. Desai,et al. The effect of high-K gate dielectrics on deep submicrometer CMOS device and circuit performance , 2002 .
[7] J.M.C. Stork,et al. The impact of high-/spl kappa/ gate dielectrics and metal gate electrodes on sub-100 nm MOSFETs , 1999 .
[8] N. Collaert,et al. Analysis of the parasitic S/D resistance in multiple-gate FETs , 2005, IEEE Transactions on Electron Devices.
[9] J.G. Fossum,et al. Bulk inversion in FinFETs and implied insights on effective gate width , 2005, IEEE Transactions on Electron Devices.
[10] C. Hu,et al. FinFET-a self-aligned double-gate MOSFET scalable to 20 nm , 2000 .