Modeling differential Through-Silicon-Vias (TSVs) with large signal, non-linear capacitance
暂无分享,去创建一个
Yaping Zhou | Huabo Chen | Xing Wang | Yu Chang | Wenjie Mao | Wenjun Shi
[1] K. Ng,et al. The Physics of Semiconductor Devices , 2019, Springer Proceedings in Physics.
[2] H. Reichl,et al. High-Frequency Modeling of TSVs for 3-D Chip Integration and Silicon Interposers Considering Skin-Effect, Dielectric Quasi-TEM and Slow-Wave Modes , 2011, IEEE Transactions on Components, Packaging and Manufacturing Technology.
[3] M. Swaminathan,et al. Electromagnetic Modeling of Through-Silicon Via (TSV) Interconnections Using Cylindrical Modal Basis Functions , 2010, IEEE Transactions on Advanced Packaging.
[4] Jiangqi He,et al. Study of Voltage Regulator noise characterization, coupling scheme and simulation method , 2010, 19th Topical Meeting on Electrical Performance of Electronic Packaging and Systems.
[5] Junho Lee,et al. Modeling and Analysis of Through-Silicon Via (TSV) Noise Coupling and Suppression Using a Guard Ring , 2011, IEEE Transactions on Components, Packaging and Manufacturing Technology.
[6] R. Tummala,et al. Rigorous Electrical Modeling of Through Silicon Vias (TSVs) With MOS Capacitance Effects , 2011, IEEE Transactions on Components, Packaging and Manufacturing Technology.
[7] W. Dehaene,et al. Through-Silicon-Via Capacitance Reduction Technique to Benefit 3-D IC Performance , 2010, IEEE Electron Device Letters.
[8] W. Dehaene,et al. Electrical Modeling and Characterization of Through Silicon via for Three-Dimensional ICs , 2010, IEEE Transactions on Electron Devices.
[9] Robert W. Dutton,et al. Device-level simulation of wave propagation along metal-insulator-semiconductor interconnects , 2002 .
[10] Rao Tummala,et al. Electrical modeling of annular and co-axial TSVs considering MOS capacitance effects , 2009, 2009 IEEE 18th Conference on Electrical Performance of Electronic Packaging and Systems.