Observer-Controller Digital PLL
暂无分享,去创建一个
[1] Behzad Razavi,et al. Design of Monolithic PhaseLocked Loops and Clock Recovery CircuitsA Tutorial , 1996 .
[2] B. Razavi. A study of injection locking and pulling in oscillators , 2004, IEEE Journal of Solid-State Circuits.
[3] Nicola Da Dalt,et al. Linearized Analysis of a Digital Bang-Bang PLL and Its Validity Limits Applied to Jitter Transfer and Jitter Generation , 2008, IEEE Transactions on Circuits and Systems I: Regular Papers.
[4] Johannes W. M. Bergmans. Effect of loop delay on phase margin of first-order and second-order control loops , 2005, IEEE Transactions on Circuits and Systems II: Express Briefs.
[5] Pavan Kumar Hanumolu,et al. A Digital PLL with a Stochastic Time-to-Digital Converter , 2006, VLSIC 2006.
[6] B. Razavi. Monolithic phase-locked loops and clock recovery circuits : theory and design , 1996 .
[7] Soo-Won Kim,et al. A digitally controlled phase-locked loop with a digital phase-frequency detector for fast acquisition , 2001 .
[8] Roland E. Best. Phase-Locked Loops , 1984 .
[9] Pavan Kumar Hanumolu,et al. A Digital PLL With a Stochastic Time-to-Digital Converter , 2006, IEEE Transactions on Circuits and Systems I: Regular Papers.
[10] Roland E. Best. Phase-Locked Loops , 1984 .
[11] Jin-Sheng Wang,et al. A PVT tolerant 0.18MHz to 600MHz self-calibrated digital PLL in 90nm CMOS process , 2004, 2004 IEEE International Solid-State Circuits Conference (IEEE Cat. No.04CH37519).
[12] Poras T. Balsara,et al. All-digital frequency synthesizer in deep-submicron CMOS , 2006 .
[13] Pavan Kumar Hanumolu,et al. Digitally-Enhanced Phase-Locking Circuits , 2007, 2007 IEEE Custom Integrated Circuits Conference.
[14] Meng-Chang Lee,et al. All-digital PLL and GSM/EDGE transmitter in 90nm CMOS , 2005, ISSCC. 2005 IEEE International Digest of Technical Papers. Solid-State Circuits Conference, 2005..
[15] A.A. Abidi,et al. A 9 b, 1.25 ps Resolution Coarse–Fine Time-to-Digital Converter in 90 nm CMOS that Amplifies a Time Residue , 2008, IEEE Journal of Solid-State Circuits.
[16] A. Demir,et al. Phase noise in oscillators: a unifying theory and numerical methods for characterization , 2000 .
[17] Floyd M. Gardner,et al. Phaselock techniques , 1984, IEEE Transactions on Systems, Man, and Cybernetics.
[18] R. Adler. A Study of Locking Phenomena in Oscillators , 1946, Proceedings of the IRE.
[19] Amit Mehrotra,et al. Noise analysis of phase-locked loops , 2000, IEEE/ACM International Conference on Computer Aided Design. ICCAD - 2000. IEEE/ACM Digest of Technical Papers (Cat. No.00CH37140).
[20] A. Mehrotra,et al. Noise analysis of phase-locked loops , 2002 .
[21] C. K. Yuen,et al. Theory and Application of Digital Signal Processing , 1978, IEEE Transactions on Systems, Man, and Cybernetics.