Pre- and Post-Fabrication Architecture Exploration for Partially Reconfigurable VLIW Processors
暂无分享,去创建一个
Kingshuk Karuri | Rainer Leupers | Gerd Ascheid | Heinrich Meyr | Anupam Chattopadhyay | David Kammler | Zoltán Endre Rákossy
[1] Claudio Mucci,et al. A cycle-accurate ISS for a dynamically reconfigurable processor architecture , 2005, 19th IEEE International Parallel and Distributed Processing Symposium.
[2] Gerd Ascheid,et al. Design of Application Specific Processors for the Cached FFT Algorithm , 2006, 2006 IEEE International Conference on Acoustics Speech and Signal Processing Proceedings.
[3] Kingshuk Karuri,et al. A design flow for configurable embedded processors based on optimized instruction set extension synthesis , 2006, Proceedings of the Design Automation & Test in Europe Conference.
[4] Luciano Lavagno,et al. A software development tool chain for a reconfigurable processor , 2001, CASES '01.
[5] Paolo Ienne,et al. Automatic application-specific instruction-set extensions under microarchitectural constraints , 2003, Proceedings 2003. Design Automation Conference (IEEE Cat. No.03CH37451).
[6] Nikil D. Dutt,et al. Introduction of local memory elements in instruction set extensions , 2004, Proceedings. 41st Design Automation Conference, 2004..
[7] Heinrich Meyr,et al. A novel methodology for the design of application-specificinstruction-set processors (ASIPs) using a machine description language , 2001, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..
[8] Rudy Lauwereins,et al. Reconfigurable Instruction Set Processors from a Hardware/Software Perspective , 2002, IEEE Trans. Software Eng..
[9] Stamatis Vassiliadis,et al. The MOLEN polymorphic processor , 2004, IEEE Transactions on Computers.
[10] Kingshuk Karuri,et al. Fine-grained application source code profiling for ASIP design , 2005, Proceedings. 42nd Design Automation Conference, 2005..
[11] Nikil D. Dutt,et al. ISEGEN: an iterative improvement-based ISE generation technique for fast customization of processors , 2006, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[12] Rudy Lauwereins,et al. Design methodology for a tightly coupled VLIW/reconfigurable matrix architecture: a case study , 2004, Proceedings Design, Automation and Test in Europe Conference and Exhibition.
[13] Alexandru Nicolau,et al. EXPRESSION: An ADL for system level design exploration , 1998 .
[14] Kingshuk Karuri,et al. Design and Implementation of a Modular and Portable IEEE 754 Compliant Floating-Point Unit , 2006, Proceedings of the Design Automation & Test in Europe Conference.
[15] Rainer Leupers,et al. Architecture exploration for embedded processors with LISA , 2002 .
[16] Markus Freericks,et al. Describing instruction set processors using nML , 1995, Proceedings the European Design and Test Conference. ED&TC 1995.
[17] A. Lodi,et al. A VLIW processor with reconfigurable instruction set for embedded applications , 2003, 2003 IEEE International Solid-State Circuits Conference, 2003. Digest of Technical Papers. ISSCC..
[18] H. Meyr,et al. A framework for automated and optimized ASIP implementation supporting multiple hardware description languages , 2005, Proceedings of the ASP-DAC 2005. Asia and South Pacific Design Automation Conference, 2005..