TAS-MRAM-Based Low-Power High-Speed Runtime Reconfiguration (RTR) FPGA
暂无分享,去创建一个
Eric Belhaire | Bernard Dieny | Guillaume Prenat | Weisheng Zhao | Claude Chappert | Weisheng Zhao | E. Belhaire | C. Chappert | G. Prenat | B. Dieny
[1] E. Belhaire,et al. A non-volatile flip-flop in magnetic FPGA chip , 2006, International Conference on Design and Test of Integrated Systems in Nanoscale Technology, 2006. DTIS 2006..
[2] Pierre Marchal,et al. Field-programmable gate arrays , 1999, CACM.
[3] Eric Belhaire,et al. New non‐volatile logic based on spin‐MTJ , 2008 .
[4] William J. Gallagher,et al. Development of the magnetic tunnel junction MRAM at IBM: From first junctions to a 16-Mb MRAM demonstrator chip , 2006, IBM J. Res. Dev..
[5] Vladimir Stojanovic,et al. Comparative analysis of master-slave latches and flip-flops for high-performance and low-power systems , 1999, IEEE J. Solid State Circuits.
[6] Jonathan Z. Sun,et al. Spin angular momentum transfer in current-perpendicular nanomagnetic junctions , 2006, IBM J. Res. Dev..
[7] S. Yuasa,et al. Giant room-temperature magnetoresistance in single-crystal Fe/MgO/Fe magnetic tunnel junctions , 2004, Nature materials.
[8] E. Belhaire,et al. Evaluation of a Non-Volatile FPGA based on MRAM technology , 2006, 2006 IEEE International Conference on IC Design and Technology.
[9] B. Dieny,et al. Thermally assisted switching in exchange-biased storage layer magnetic tunnel junctions , 2004, IEEE Transactions on Magnetics.
[10] Stuart A. Wolf,et al. Spintronics : A Spin-Based Electronics Vision for the Future , 2009 .
[11] Mahmut T. Kandemir,et al. Leakage Current: Moore's Law Meets Static Power , 2003, Computer.