A Low-Spur CMOS PLL Using Differential Compensation Scheme

This paper proposes LC voltage-controlled oscillator (VCO) phase-locked loop (PLL) and ring-VCO PLL topologies with low-phase noise. Differential control loops are used for the PLL locking through a symmetrical transformer-resonator or bilaterally controlled varactor pair. A differential compensation mechanism suppresses out-band spurious tones. The prototypes of the proposed PLL are implemented in a CMOS 65-nm or 45-nm process. The measured results of the LC-VCO PLL show operation frequencies of 3.5 GHz to 5.6 GHz, a phase noise of –118 dBc/Hz at a 1 MHz offset, and a spur rejection of 66 dBc, while dissipating 3.2 mA at a 1 V supply. The ring-VCO PLL shows a phase noise of –95 dBc/Hz at a 1 MHz offset, operation frequencies of 1.2 GHz to 2.04 GHz, and a spur rejection of 59 dBc, while dissipating 5.4 mA at a 1.1 V supply.

[1]  J. Plouchart,et al.  A 1-V 3.8 - 5.7-GHz wide-band VCO with differentially tuned accumulation MOS varactors for common-mode noise rejection in CMOS SOI technology , 2003 .

[2]  Jonghae Kim,et al.  A 44GHz differentially tuned VCO with 4GHz tuning range in 0.12 /spl mu/m SOI CMOS , 2005, ISSCC. 2005 IEEE International Digest of Technical Papers. Solid-State Circuits Conference, 2005..

[3]  Jong-Kee Kwon,et al.  Differentially-tuned low-spur PLL using 65 nm CMOS process , 2011 .

[4]  Changsik Yoo,et al.  A Phase-Locked Loop with Embedded Analog-to-Digital Converter for Digital Control , 2007 .

[5]  Zhenyu Yang,et al.  A fully differential charge pump with accurate current matching and rail-to-rail common-mode feedback circuit , 2008, 2008 IEEE International Symposium on Circuits and Systems.

[6]  Ian Galton,et al.  A Wide-Bandwidth 2.4 GHz ISM Band Fractional-$N$ PLL With Adaptive Phase Noise Cancellation , 2007, IEEE Journal of Solid-State Circuits.

[7]  Un-Ku Moon,et al.  A 0.5-GHz to 2.5-GHz PLL With Fully Differential Supply Regulated Tuning , 2006, IEEE Journal of Solid-State Circuits.

[8]  Kang-Yoon Lee,et al.  Low-Power, All Digital Phase-Locked Loop with a Wide-Range, High Resolution TDC , 2011 .

[9]  Sang-Gug Lee,et al.  A 1mW current-reuse CMOS differential LC-VCO with low phase noise , 2005, ISSCC. 2005 IEEE International Digest of Technical Papers. Solid-State Circuits Conference, 2005..

[10]  Shen-Iuan Liu,et al.  A spur-reduction technique for a 5-GHz frequency synthesizer , 2006, IEEE Transactions on Circuits and Systems I: Regular Papers.

[11]  Christoph Sandner,et al.  A subpicosecond jitter PLL for clock generation in 0.12-/spl mu/m digital CMOS , 2003 .

[12]  Seok-Ju Yun,et al.  A Differentially-Tuned Voltage ControlledOscillator Using Symmetric Transformer , 2008, IEEE Microwave and Wireless Components Letters.

[13]  M. Mansour,et al.  A 4–6.4 GHz LC PLL With Adaptive Bandwidth Control for a Forwarded Clock Link , 2008, IEEE Journal of Solid-State Circuits.