A 16Gb/s/pin 8Gb GDDR6 DRAM with bandwidth extension techniques for high-speed applications
暂无分享,去创建一个
Jinkook Kim | Boram Kim | Seung-Hun Lee | Soo-Bin Lim | Junhyun Chun | Sang-Sic Yoon | Soo-Young Jang | Jonghoon Oh | Hyun-Bae Lee | Yongsuk Joo | Joohwan Cho | Seok Hee Lee | Kyu-Young Kim | Kyu-Dong Hwang | Geun-Il Lee | Dae-Han Kwon | Sang-Yeon Byeon | Jin-Youp Cha | Gang-Sik Lee | Sung-Soo Xi | Kyung-Ho Chu | Hyun-Bae Lee | Jonghoon Oh | J. Chun | Joohwan Cho | Jinkook Kim | Sang-Sic Yoon | Daehan Kwon | Seung-Hun Lee | Kyu-Dong Hwang | Boram Kim | Sangyeon Byeon | Kyu-Young Kim | Geun-Il Lee | Jin-Youp Cha | Soo-young Jang | Yongsuk Joo | Gang-Sik Lee | Sung-Soo Xi | Soo-Bin Lim | Kyung-Ho Chu | S. Lee
[1] Young-Hyun Jun,et al. A 40nm 7Gb/s/pin single-ended transceiver with jitter and ISI reduction techniques for high-speed DRAM interface , 2010, 2010 Symposium on VLSI Circuits.
[2] E. M. Cherry,et al. The Design of Wide-Band Transistor Feedback Amplifiers , 1963 .
[3] B. Razavi,et al. 10-Gb/s limiting amplifier and laser/modulator driver in 0.18-μm CMOS technology , 2003, IEEE J. Solid State Circuits.
[4] Yong-Jun Kim,et al. 18.1 A 20nm 9Gb/s/pin 8Gb GDDR5 DRAM with an NBTI monitor, jitter reduction techniques and improved power distribution , 2016, 2016 IEEE International Solid-State Circuits Conference (ISSCC).