1.5 ppm/°C nano-Watt resistorless MOS-only voltage reference

This paper presents a MOS-only high power supply rejection (PSRR) voltage reference with a very low temperature coefficient (TC) that consumes only tens of nano-Watt. It is composed by a threshold voltage monitor circuit with no resistors, cascaded with a thermal voltage generator, adequate for fabrication in standard processes. Since the MOS transistors operate in subthreshold and near-threshold regimes the current consumption is very low. The operation of the circuit is analytically described and a design methodology is proposed. Post-layout simulations for a design in a 130 nm CMOS process are presented, resulting a reference voltage around 670 mV with a best case TC of 1.5 ppm/°C for the -40 to +125 °C range and an average TC of 20 ppm/°C over process variations, untrimmed. A very low sensitivity to VDD is achieved, resulting a PSRR lower than -71 dB at 100 Hz and a line sensitivity (LS) lower than 576 ppm/V for a supply range from 1 to 3 V. The area is very small, 0.0084 mm2 including the start-up stage.

[1]  David Blaauw,et al.  A Portable 2-Transistor Picowatt Temperature-Compensated Voltage Reference Operating at 0.5 V , 2012, IEEE Journal of Solid-State Circuits.

[2]  Eric E. Fabris,et al.  High PSRR nano-watt MOS-only threshold voltage monitor circuit , 2015, 2015 28th Symposium on Integrated Circuits and Systems Design (SBCCI).

[3]  Barrie Gilbert Current Mode, Voltage Mode, or Free Mode? A Few Sage Suggestions , 2004 .

[4]  Nobutaka Kuroki,et al.  1.2-V Supply, 100-nW, 1.09-V Bandgap and 0.7-V Supply, 52.5-nW, 0.55-V Subbandgap Reference Circuits for Nanowatt CMOS LSIs , 2013, IEEE Journal of Solid-State Circuits.

[5]  Carlos Galup-Montoro,et al.  A 2-nW 1.1-V self-biased current reference in CMOS technology , 2005, IEEE Transactions on Circuits and Systems II: Express Briefs.

[6]  Y.P. Tsividis,et al.  A CMOS voltage reference , 1978, IEEE Journal of Solid-State Circuits.

[7]  Sergio Bampi,et al.  0.9 V, 5 nW, 9 ppm/oC resistorless sub-bandgap voltage reference in 0.18μm CMOS , 2014, 2014 IEEE 5th Latin American Symposium on Circuits and Systems.

[8]  Y. Tsividis Accurate analysis of temperature effects in I/SUB c/V/SUB BE/ characteristics with application to bandgap reference sources , 1980, IEEE Journal of Solid-State Circuits.

[9]  Giuseppe Iannaccone,et al.  A 2.6 nW, 0.45 V Temperature-Compensated Subthreshold CMOS Voltage Reference , 2011, IEEE Journal of Solid-State Circuits.

[10]  Hong-Zhou Tan,et al.  An ultra-low-power CMOS voltage reference generator based on body bias technique , 2013, Microelectron. J..

[11]  Marcio C. Schneider,et al.  Mosfet Modeling for Circuit Analysis and Design , 2007 .

[12]  Y. Tsividis Operation and modeling of the MOS transistor , 1987 .

[13]  M. C. Schneider,et al.  PTAT voltage generator based on an MOS voltage divider , 2007 .