Design of Low Power Double Edge Triggered D FF

This paper compares two previously published Double Edge Triggered D FlipFlops (DETDFF) with the proposed design for their performance and power consumption. For each DETDFF the optimal delay and power consumption are determined as the primary figure of merit. The DETDFF circuits designed by Gago and Wai Chung along with the proposed circuit were simulated using TSPICE for 0.13m technology CMOS process. The proposed design is shown to have the least delay and lowest power consumption with respect to other double edge triggered flip-flops.

[1]  J. Yuan,et al.  Double-edge-triggered D-flip-flops for high-speed CMOS circuits , 1991 .

[2]  A. Gago,et al.  Reduced implementation of D-type DET flip-flops , 1993 .

[3]  Peter A. Beerel,et al.  High-performance asynchronous pipeline circuits , 1996, Proceedings Second International Symposium on Advanced Research in Asynchronous Circuits and Systems.

[4]  Manoj Sachdev,et al.  A comparative analysis of low-power low-voltage dual-edge-triggered flip-flops , 2002, IEEE Trans. Very Large Scale Integr. Syst..

[5]  Robert H. Dennard,et al.  CMOS scaling for high performance and low power-the next ten years , 1995, Proc. IEEE.