Design of Low Power Double Edge Triggered D FF
暂无分享,去创建一个
[1] J. Yuan,et al. Double-edge-triggered D-flip-flops for high-speed CMOS circuits , 1991 .
[2] A. Gago,et al. Reduced implementation of D-type DET flip-flops , 1993 .
[3] Peter A. Beerel,et al. High-performance asynchronous pipeline circuits , 1996, Proceedings Second International Symposium on Advanced Research in Asynchronous Circuits and Systems.
[4] Manoj Sachdev,et al. A comparative analysis of low-power low-voltage dual-edge-triggered flip-flops , 2002, IEEE Trans. Very Large Scale Integr. Syst..
[5] Robert H. Dennard,et al. CMOS scaling for high performance and low power-the next ten years , 1995, Proc. IEEE.