Automatic Placement Algorithms for High Packing density VLSI
暂无分享,去创建一个
Hidekazu Terai | Michiyoshi Hayase | Tokinori Kozawa | Chihei Miura | Tatsuki Ishii | Yasushi Ogawa | Norio Yamada | Yasuhiro Ohno | Kuniaki Kishida
[1] Mitsuyoshi Nagatani,et al. Hierarchical Top-Down Layout Design Method for VLSI Chip , 1982, DAC 1982.
[2] Tokinori Kozawa,et al. Advanced LILAC - an Automated Layout Generation system for MOS/LSIs , 1974, DAC '74.
[3] Tokinori Kozawa,et al. Block and track method for automated layout generation of MOS-LSI arrays , 1972 .
[4] Ryotaro Kamikawai,et al. Placement and routing program for master-slice LSI's , 1976, DAC '76.