NoC (Network-on-Chip) is a technology is expected for resolve the problem of short imminence of buses. This technology approach is to design the information exchange between the subsystem of IP cores. The usage of common buses, which have the problem that they cannot scale in concern fixed and also the number of resources grows. NoC is proposed for resolving this short coming and especially implementing for switches/micro routers and resources in network strategy. The 3 Dimensional - NoC design paradigm is anticipated for ASIC design. The significant main impetus at the back move to 3D-NoC based arrangements is the deficiency of VLSI between chip correspondence plan strategy for the profound sub-micron chip producing innovation. Planning a proficient Network-on-Chip (NoC) engineering, while fulfilling the application execution imperatives is an intricate procedure. The outline issues traverse a few deliberation levels, going from abnormal state application displaying to physical design level execution. Probably the most critical stages in outlining the 3D-NoC include: Analyzing and portraying application activity. Combining the NoC topology for the application. Mapping and official of the centers with the NoC parts. Discovering ways for the activity streams and holding assets over the NoC. Picking 3D-NoC design parameters, for example, the information width of the connections, cradle sizes and recurrence of operation. Checking the outlined NoC for accuracy and execution.
[1]
G. Nallathambi,et al.
A PARTICLE SWARM OPTIMIZATION APPROACH FOR LOW POWER VERY LARGE SCALE INTEGRATION ROUTING
,
2014
.
[2]
Milos Prvulovic,et al.
Improving system performance with compressed memory
,
2001,
Proceedings 15th International Parallel and Distributed Processing Symposium. IPDPS 2001.
[3]
Arvind Kumar,et al.
Three-dimensional integrated circuits
,
2006,
IBM J. Res. Dev..
[4]
DaeHo Seo,et al.
Near-Optimal Worst-Case Throughput Routing for Two-Dimensional Mesh Networks
,
2005,
ISCA 2005.
[5]
N. Ashokkumar,et al.
Quad-Rail Sense-Amplifier Based NoC Router Design
,
2018,
ICICI-2018.
[6]
K. Paramasivam,et al.
Exploring Optimal Topology and Routing Algorithm for 3D Network on Chip
,
2012
.
[7]
Ligang Hou,et al.
Comparison Research between XY and Odd-Even Routing Algorithm of a 2-Dimension 3X3 Mesh Topology Network-on-Chip
,
2009,
2009 WRI Global Congress on Intelligent Systems.
[8]
Amer Baghdadi,et al.
A flexible high throughput multi-ASIP architecture for LDPC and turbo decoding
,
2011,
2011 Design, Automation & Test in Europe.
[9]
A. Kavitha,et al.
A novel 3D NoC scheme for high throughput unicast and multicast routing protocols
,
2016
.
[10]
Aamir Zia,et al.
Predicting the performance of a 3D processor-memory chip stack
,
2005,
IEEE Design & Test of Computers.