Architectural synthesis of digital signal processing applications dedicated to submicron technologies
暂无分享,去创建一个
C. Jego | E. Casseau | E. Martin | E. Casseau | E. Martin | C. Jégo
[1] Olivier Sentieys,et al. GAUT: An architectural synthesis tool for dedicated signal processors , 1993, Proceedings of EURO-DAC 93 and EURO-VHDL 93- European Design Automation Conference.
[2] Christina Breining. Acoustic echo control , 1999 .
[3] Zebo Peng,et al. Estimation and consideration of interconnection delays during high-level synthesis , 1998, Proceedings. 24th EUROMICRO Conference (Cat. No.98EX204).
[4] W. Sweldens. The Lifting Scheme: A Custom - Design Construction of Biorthogonal Wavelets "Industrial Mathematics , 1996 .
[5] Emmanuel Casseau,et al. Architectural Synthesis of a Complex Application : the Viterbi Algorithm , 1999 .
[6] Minh N. Do,et al. Youn-Long Steve Lin , 1992 .
[7] Francisco Tirado,et al. A method for area estimation of data-path in high level synthesis , 1996, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..
[8] Syed A. Rizvi. Analyzing the tolerance and controls on critical dimensions and overlays as prescribed by the National Technology Roadmap for Semiconductors , 1997, Other Conferences.
[9] C. Jego,et al. Real time application architectural synthesis dedicated to sub-micron technologies , 2000, Proceedings of 13th Annual IEEE International ASIC/SOC Conference (Cat. No.00TH8541).