Applicability of extreme ultraviolet lithography to fabrication of half pitch 35nm interconnects

Extreme ultraviolet lithography (EUVL) is moving into the phase of the evaluation of integration for device fabrication. This paper describes its applicability to the fabrication of back-end-of-line (BEOL) test chips with a feature size of hp 35 nm, which corresponds to the 19-nm logic node. The chips were used to evaluate two-level dual damascene interconnects made with low-k film and Cu. The key factors needed for successful fabrication are a durable multi-stack resist process, accurate critical dimension (CD) control, and usable overlay accuracy for the lithography process. A multi-stack resist process employing 70-nm-thick resist and 25-nm-thick SOG was used on the Metal-1 (M1) and Metal- 2 (M2) layers. The resist thickness for the Via-1 (V1) layer was 80 nm. To obtain an accurate CD, we employed rulebased corrections involving mask CD bias to compensate for flare variation, mask shadowing effects, and optical proximity effects. With these corrections, the CD variation for various 35-nm trench and via patterns was about ± 1 nm. The total overlay accuracy (|mean| ± 3σ) for V1 to M1 and M2 to V1 was below 12 nm. Electrical tests indicate that the uses of Ru barrier metal and scalable porous silica are keys to obtaining operational devices. The evaluation of a BEOL test chip revealed that EUVL is applicable to the fabrication of hp-35-nm interconnects and that device development can be accelerated.

[1]  Katsuhiko Murakami,et al.  Nikon EUVL development progress summary , 2006, SPIE Advanced Lithography.

[2]  Osamu Suga,et al.  Impact of mask absorber properties on printability in EUV lithography , 2007, SPIE Photomask Technology.

[3]  Seiichi Kondo,et al.  Amorphous Ru / Polycrystalline Ru Highly Reliable Stacked Layer Barrier Technology , 2008, 2008 International Interconnect Technology Conference.

[4]  Takeshi Koshiba,et al.  Process liability evaluation for extreme ultraviolet lithography , 2009 .

[5]  Sang Hun Lee,et al.  Lithographic flare measurements of EUV full-field projection optics , 2003, SPIE Advanced Lithography.

[6]  Hajime Aoyama,et al.  Flare evaluation for 32-nm half pitch using SFET , 2008, SPIE Advanced Lithography.

[7]  Seiichi Kondo,et al.  Reduction effect of line edge roughness on time-dependent dielectric breakdown lifetime of Cu/low-k interconnects by using CF3I etching , 2009 .

[8]  Hiroshi Chiba,et al.  Flare modeling and calculation on EUV optics , 2010, Advanced Lithography.

[9]  Koji Kaneyama,et al.  Development of resist material and process for hp-2x-nm devices using EUV lithography , 2010, Advanced Lithography.

[10]  Koji Kaneyama,et al.  Current benchmarking results of EUV resist at Selete , 2008, Lithography Asia.

[11]  Yukiyasu Arisawa,et al.  Flare compensation for EUVL , 2009, Advanced Lithography.

[12]  Iwao Nishiyama,et al.  Impact of EUV light scatter on CD control as a result of mask density changes , 2002, SPIE Advanced Lithography.

[13]  Naoya Hayashi,et al.  Process development for EUV mask production , 2006, SPIE Photomask Technology.

[15]  Osamu Suga,et al.  Effects of mask absorber thickness on printability in EUV lithography with high resolution resist , 2008, Photomask Japan.

[16]  John Arnold,et al.  Integration of EUV lithography in the fabrication of 22-nm node devices , 2009, Advanced Lithography.

[17]  N. Nakamura,et al.  Feasibility study of 70nm pitch Cu/porous low-k D/D integration featuring EUV lithography toward 22nm generation , 2009, 2009 IEEE International Electron Devices Meeting (IEDM).

[18]  Kazuo Tawarayama,et al.  Flare Impact and Correction for Critical Dimension Control with Full-Field Exposure Tool , 2009 .

[19]  Julius Joseph Santillan,et al.  Alternative developer solutions for extreme ultraviolet resist , 2009 .