Applicability of extreme ultraviolet lithography to fabrication of half pitch 35nm interconnects
暂无分享,去创建一个
Kazuo Tawarayama | Hajime Aoyama | Yuusuke Tanaka | Toshihiko Tanaka | Daisuke Kawamura | Ichiro Mori | Takashi Kamo | Hiroyuki Tanaka | Kentaro Matsunaga | Yukiyasu Arisawa | Shuichi Saito | Eiichi Soda | Taiga Uno | Naofumi Nakamura | Noriaki Oda
[1] Katsuhiko Murakami,et al. Nikon EUVL development progress summary , 2006, SPIE Advanced Lithography.
[2] Osamu Suga,et al. Impact of mask absorber properties on printability in EUV lithography , 2007, SPIE Photomask Technology.
[3] Seiichi Kondo,et al. Amorphous Ru / Polycrystalline Ru Highly Reliable Stacked Layer Barrier Technology , 2008, 2008 International Interconnect Technology Conference.
[4] Takeshi Koshiba,et al. Process liability evaluation for extreme ultraviolet lithography , 2009 .
[5] Sang Hun Lee,et al. Lithographic flare measurements of EUV full-field projection optics , 2003, SPIE Advanced Lithography.
[6] Hajime Aoyama,et al. Flare evaluation for 32-nm half pitch using SFET , 2008, SPIE Advanced Lithography.
[7] Seiichi Kondo,et al. Reduction effect of line edge roughness on time-dependent dielectric breakdown lifetime of Cu/low-k interconnects by using CF3I etching , 2009 .
[8] Hiroshi Chiba,et al. Flare modeling and calculation on EUV optics , 2010, Advanced Lithography.
[9] Koji Kaneyama,et al. Development of resist material and process for hp-2x-nm devices using EUV lithography , 2010, Advanced Lithography.
[10] Koji Kaneyama,et al. Current benchmarking results of EUV resist at Selete , 2008, Lithography Asia.
[11] Yukiyasu Arisawa,et al. Flare compensation for EUVL , 2009, Advanced Lithography.
[12] Iwao Nishiyama,et al. Impact of EUV light scatter on CD control as a result of mask density changes , 2002, SPIE Advanced Lithography.
[13] Naoya Hayashi,et al. Process development for EUV mask production , 2006, SPIE Photomask Technology.
[15] Osamu Suga,et al. Effects of mask absorber thickness on printability in EUV lithography with high resolution resist , 2008, Photomask Japan.
[16] John Arnold,et al. Integration of EUV lithography in the fabrication of 22-nm node devices , 2009, Advanced Lithography.
[17] N. Nakamura,et al. Feasibility study of 70nm pitch Cu/porous low-k D/D integration featuring EUV lithography toward 22nm generation , 2009, 2009 IEEE International Electron Devices Meeting (IEDM).
[18] Kazuo Tawarayama,et al. Flare Impact and Correction for Critical Dimension Control with Full-Field Exposure Tool , 2009 .
[19] Julius Joseph Santillan,et al. Alternative developer solutions for extreme ultraviolet resist , 2009 .