Performance analysis of modified feedthrough logic for low power and high speed
暂无分享,去创建一个
[1] Chulwoo Kim,et al. CMOS Digital Integrated Circuits: Analysis & Design, 4th Edition , 2014 .
[2] M. Sachdev,et al. Dual supply voltage clocking for 5 GHz 130 nm integer execution core , 2002, 2002 Symposium on VLSI Circuits. Digest of Technical Papers (Cat. No.02CH37302).
[3] Edwin Hsing-Mean Sha,et al. A novel multiplexer-based low-power full adder , 2004, IEEE Transactions on Circuits and Systems II: Express Briefs.
[4] S. Vangal,et al. A 5 GHz floating point multiply-accumulator in 90 nm dual V/sub T/ CMOS , 2003, 2003 IEEE International Solid-State Circuits Conference, 2003. Digest of Technical Papers. ISSCC..
[5] Jan M. Rabaey,et al. Digital Integrated Circuits: A Design Perspective , 1995 .
[6] Kiat Seng Yeo,et al. Low Voltage, Low Power VLSI Subsystems , 2004 .
[7] Saeid Nooshabadi,et al. Analysis of High-Performance Fast Feedthrough Logic Families in CMOS , 2007, IEEE Transactions on Circuits and Systems II: Express Briefs.
[8] R. Krishnamurthy,et al. A 4 GHz 130 nm address generation unit with 32-bit sparse-tree adder core , 2002, 2002 Symposium on VLSI Circuits. Digest of Technical Papers (Cat. No.02CH37302).
[9] Kamran Eshraghian,et al. Principles of CMOS VLSI Design: A Systems Perspective , 1985 .
[10] Shin Min Kang,et al. CMOS Digital Integrated Cir-cuits: Analysis and Design , 2002 .