Comparative Study of Different Low Power Design Techniques for Reduction of Leakage Power in CMOS VLSI Circuits
暂无分享,去创建一个
[1] Jagannath Samanta,et al. Comparative study for delay & power dissipation of CMOS Inverter in UDSM range , 2012 .
[2] Shin Min Kang,et al. CMOS Digital Integrated Cir-cuits: Analysis and Design , 2002 .
[3] Kaushik Roy,et al. Low-power design techniques for scaled technologies , 2006, Integr..
[4] Jun-Cheol Park,et al. Sleepy Stack Leakage Reduction , 2006, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[5] P. S. Aswale,et al. A Low Power 90nm Technology based CMOS Digital Gates with Dual Threshold Transistor Stacking Technique , 2012 .
[6] N. Raj,et al. An effective design technique to reduce leakage power , 2012, 2012 IEEE Students' Conference on Electrical, Electronics and Computer Science.
[7] Yong-Bin Kim,et al. Standby Leakage Power Reduction Technique for Nanoscale CMOS VLSI Systems , 2010, IEEE Transactions on Instrumentation and Measurement.
[8] John A. Crowe,et al. Introduction to digital electronics , 1998 .
[9] M. S. Islam,et al. An Efficient VLSI Design Approach to Reduce Static Power using Variable Body Biasing , 2012 .