Reduced Pin Count Test Techniques using IEEE Std. 1149.7
暂无分享,去创建一个
Test cost reduction is necessary to test a complex System-on-a-Chip(SoC) which adopts various Intellectual Properties (IP). In this paper, test architecture with low pin count which is able to IP-based SoC test, using IEEE Std. 1149.7 and IEEE Std. 1500, is proposed. IEEE Std. 1500 provides independent access mechanism for each IP in IP-based SoC test. In this paper, just two test pins are required by composing that these independent access mechanism can be controlled by IEEE Std. 1149.7. The number of Chips which are tested at the same time is increased by reducing required test pin count at wafer and package level test, and consequently the overall manufacturing test cost will be reduced significantly.
[1] Jacob A. Abraham,et al. Test data compression and test time reduction using an embedded microprocessor , 2003, IEEE Trans. Very Large Scale Integr. Syst..
[2] Fabrizio Lombardi,et al. Analysis and evaluation of multisite testing for VLSI , 2005, IEEE Transactions on Instrumentation and Measurement.
[3] Sungju Park,et al. Efficient AMBA Based System-on-a-chip Core Test With IEEE 1500 Wrapper , 2008 .
[4] Jaehoon Song,et al. Low-Cost Scan Test for IEEE-1500-Based SoC , 2008, IEEE Transactions on Instrumentation and Measurement.