A Dynamically and Partially Reconfigurable Implementation of the IDEA Algorithm Using FPGAs and Handel-C
暂无分享,去创建一个
Miguel A. Vega-Rodríguez | Juan Antonio Gómez Pulido | Juan M. Sánchez-Pérez | José M. Granado Criado
[1] 염흥렬,et al. [서평]「Applied Cryptography」 , 1997 .
[2] Antti Hämäläinen,et al. 8 Gigabits per Second Implementation of the IDEA Cryptographic Algorithm , 2002, FPL.
[3] Volnei A. Pedroni. Circuit Design with VHDL , 2004 .
[4] Jerry L. Trahan,et al. Dynamic Reconfiguration: Architectures and Algorithms (Series in Computer Science (Kluwer Academic/Plenum Publishers).) , 2004 .
[5] Monk-Ping Leong,et al. Tradeoffs in Parallel and Serial Implementations of the International Data Encryption Algorithm IDEA , 2001, CHES.
[6] Monk-Ping Leong,et al. A bit-serial implementation of the international data encryption algorithm IDEA , 2000, Proceedings 2000 IEEE Symposium on Field-Programmable Custom Computing Machines (Cat. No.PR00871).
[7] Xuejia Lai,et al. On the design and security of block ciphers , 1992 .
[8] Ramachandran Vaidyanathan,et al. Dynamic reconfiguration - architectures and algorithms , 2003, Series in computer science.
[9] Simson L. Garfinkel,et al. PGP: Pretty Good Privacy , 1994 .
[10] M. F. Bowen. Handel-c language reference manual , 1998 .
[11] Sergio López-Buedo,et al. Using Partial Reconfiguration in Cryptographic Applications: An Implementation of the IDEA Algorithm , 2003, FPL.