Effect of Wordline/Bitline Scaling on the Performance, Energy Consumption, and Reliability of Cross-Point Memory Array

The impact of wordline/bitline metal wire scaling on the write/read performance, energy consumption, speed, and reliability of the cross-point memory array is quantitatively studied for technology nodes down to single-digit nm. The impending resistivity increase in the Cu wires is found to cause significant decrease of both write and read window margins at the regime when electron surface scattering and grain boundary scattering are substantial. At deeply-scaled device dimensions, the wire energy dissipation and wire latency become comparable to or even exceed the intrinsic values of memory cells. The large current density flowing through the wordlines/bitlines raises additional reliability concerns for the cross-point memory array. All these issues are exacerbated at smaller memory resistance values and larger memory array sizes. They thereby impose strict constraints on the memory device design and preclude the realization of large-scale cross-point memory array with minimum feature sizes beyond the 10 nm node. A rethink in the design methodology of cross-point memory to incorporate and mitigate the scaling effects of wordline/bitline is necessary. Possible solutions include the use of memory wires with better conductivity and scalability, memory arrays with smaller partition sizes, and memory elements with larger resistance values and resistance ratios.

[1]  H.-S. Philip Wong,et al.  Size limitation of cross-point memory array and its dependence on data storage pattern and device parameters , 2010, 2010 IEEE International Interconnect Technology Conference.

[2]  Jiale Liang,et al.  Cross-Point Memory Array Without Cell Selectors—Device Characteristics and Data Storage Pattern Dependencies , 2010, IEEE Transactions on Electron Devices.

[3]  Jiale Liang,et al.  An Ultra-Low Reset Current Cross-Point Phase Change Memory With Carbon Nanotube Electrodes , 2012, IEEE Transactions on Electron Devices.

[4]  Karen Maex,et al.  Influence of surface and grain-boundary scattering on the resistivity of copper in reduced dimensions , 2004 .

[5]  K. Aratani,et al.  A Novel Resistance Memory with High Scalability and Nanosecond Switching , 2007, 2007 IEEE International Electron Devices Meeting.

[6]  Mark Horowitz,et al.  Energy dissipation in general purpose microprocessors , 1996, IEEE J. Solid State Circuits.

[7]  Rainer Waser,et al.  Design and analysis of future memories based on switchable resistive elements , 2006 .

[8]  H. Kitada,et al.  The influence of the size effect of copper interconnects on RC delay variability beyond 45nm technology , 2007, 2007 IEEE International Interconnect Technology Conferencee.

[9]  Chih-Yuan Lu,et al.  A novel tite buffered Cu-GeSbTe/SiO2 electrochemical resistive memory (ReRAM) , 2010, 2010 Symposium on VLSI Technology.

[10]  Jiale Liang,et al.  Scaling Challenges for the Cross-Point Resistive Memory Array to Sub-10nm Node - An Interconnect Perspective , 2012, 2012 4th IEEE International Memory Workshop.

[11]  W. Steinhögl,et al.  Comprehensive study of the resistivity of copper wires with lateral dimensions of 100 nm and smaller , 2005 .

[12]  Steven M. Nowick,et al.  ACM Journal on Emerging Technologies in Computing Systems , 2010, TODE.

[13]  A. Pirovano,et al.  Non-volatile memory technologies: emerging concepts and new materials , 2004 .

[14]  P. Ajayan,et al.  Reliability and current carrying capacity of carbon nanotubes , 2001 .

[15]  Payman Zarkesh-Ha,et al.  Interconnect opportunities for gigascale integration , 2002, IBM J. Res. Dev..

[16]  H.-S. Philip Wong,et al.  Phase Change Memory , 2010, Proceedings of the IEEE.

[17]  Mircea R. Stan,et al.  Design and analysis of crossbar circuits for molecular nanoelectronics , 2002, Proceedings of the 2nd IEEE Conference on Nanotechnology.

[18]  R. Venkatesan,et al.  Impact of size effects on the resistivity of copper wires and consequently the design and performance of metal interconnect networks , 2005, Proceedings of the IEEE 2005 International Interconnect Technology Conference, 2005..

[19]  T. Sakurai,et al.  Simple formulas for two- and three-dimensional capacitances , 1983, IEEE Transactions on Electron Devices.

[20]  M. Shatzkes,et al.  Electrical-Resistivity Model for Polycrystalline Films: the Case of Arbitrary Reflection at External Surfaces , 1970 .

[21]  P. Kapur,et al.  Performance Comparisons Between Carbon Nanotubes, Optical, and Cu for Future High-Performance On-Chip Interconnect Applications , 2007, IEEE Transactions on Electron Devices.

[22]  R. Waser,et al.  A Novel Reference Scheme for Reading Passive Resistive Crossbar Memories , 2006, IEEE Transactions on Nanotechnology.

[23]  Albert Chin,et al.  Novel Ultra-low power RRAM with good endurance and retention , 2010, 2010 Symposium on VLSI Technology.

[24]  T. Kuan,et al.  Alteration of Cu conductivity in the size effect regime , 2004 .

[25]  Karen Maex,et al.  Analysis of the size effect in electroplated fine copper wires and a realistic assessment to model copper resistivity , 2007 .

[26]  J. Kim,et al.  Full Integration of Highly Manufacturable 512Mb PRAM based on 90nm Technology , 2006, 2006 International Electron Devices Meeting.

[27]  S.M. Rossnagel,et al.  Interconnect issues post 45nm , 2005, IEEE InternationalElectron Devices Meeting, 2005. IEDM Technical Digest..

[28]  Albert Chin,et al.  High performance ultra-low energy RRAM with good retention and endurance , 2010, 2010 International Electron Devices Meeting.

[29]  C. Hu,et al.  9nm half-pitch functional resistive memory cell with <1µA programming current using thermally oxidized sub-stoichiometric WOx film , 2010, 2010 International Electron Devices Meeting.

[30]  P. Kapur,et al.  Compact Performance Models and Comparisons for Gigascale On-Chip Global Interconnect Technologies , 2009, IEEE Transactions on Electron Devices.

[31]  Kang L. Wang,et al.  Effect of resistance-area product on spin-transfer switching in MgO-based magnetic tunnel junction memory cells , 2011 .

[32]  Klaus Fuchs,et al.  The conductivity of thin metallic films according to the electron theory of metals , 1938, Mathematical Proceedings of the Cambridge Philosophical Society.

[33]  H. Wong,et al.  Forming-free nitrogen-doped AlOX RRAM with sub-μA programming current , 2011, 2011 Symposium on VLSI Technology - Digest of Technical Papers.

[34]  Shimeng Yu,et al.  Resistive switching AlOx-based memory with CNT electrode for ultra-low switching current and high density memory application , 2011, 2011 Symposium on VLSI Technology - Digest of Technical Papers.

[35]  Frederick T. Chen,et al.  Evidence and solution of over-RESET problem for HfOX based resistive memory with sub-ns switching speed and high endurance , 2010, 2010 International Electron Devices Meeting.

[36]  P. Kapur,et al.  Technology and reliability constrained future copper interconnects. I. Resistance modeling , 2002 .

[37]  Krishna C. Saraswat,et al.  Technology and reliability constrained future copper interconnects. II. Performance implications , 2002 .

[38]  J. Meindl,et al.  Breakdown current density of graphene nanoribbons , 2009, 0906.4156.

[39]  Daniel Josell,et al.  Size-Dependent Resistivity in Nanoscale Interconnects , 2009 .

[40]  A. Chandrakasan,et al.  Breakdown Current Density of CVD-Grown Multilayer Graphene Interconnects , 2011, IEEE Electron Device Letters.

[41]  J. Meindl,et al.  Performance comparison between carbon nanotube and copper interconnects for gigascale integration (GSI) , 2005, IEEE Electron Device Letters.