Field programmable gate array design for an application specific signal processing algorithms

Field Programmable Gate Array (FPGA) architectures have emerged as an alternative means of implementing complex logic circuits providing rapid manufacturing turnaround time and low prototyping costs. This paper presents a new FPGA architecture suitable for the application specific signal processing algorithms and Wafer-Scale integration (WSI) Technology. The architecture must be designed for versatility, flexibility, high speed, improved logic density, and defect tolerance. The proposed FPGA architecture consists of 2 dimensional array of programmable logic elements based on look-up table, interconnection resources, and input/output (I/O) blocks. The architectural style is similar to the one used in XILINX FPGA architecture. A key variation from the commonly used FPGA is the dual switching scheme employed in the proposed architecture. The design methodology, the design tools, and results obtained by using a Segmented Channel Routing algorithm to map on it a 16 bit parallel multiplier, are presented.

[1]  Stephen D. Brown,et al.  Segmented Routing for Speed-Performance and Routability in Field-Programmable Gate Arrays , 1996, VLSI Design.

[2]  D.M.H. Walker Soft-programmable bypass switch design for defect-tolerant arrays , 1990, 1990 Proceedings. International Conference on Wafer Scale Integration.

[3]  Patrick Juola,et al.  An approach for the yield enhancement of programmable gate arrays , 1989, 1989 IEEE International Conference on Computer-Aided Design. Digest of Technical Papers.

[4]  Andreas Antoniou,et al.  Area-efficient multipliers for digital signal processing applications , 1996 .

[5]  Vaughn Betz,et al.  On Biased and Non-Uniform Global Routing Architectures and CAD Tools for FPGAs , 1996 .

[6]  Glenn H. Chapman,et al.  Test vehicle for a wafer-scale field programmable gate array , 1995, Proceedings IEEE International Conference on Wafer Scale Integration (ICWSI).

[7]  Andrew M. Tyrrell,et al.  The yield enhancement of field-programmable gate arrays , 1994, IEEE Trans. Very Large Scale Integr. Syst..