Modified asymmetrical 13-level inverter topology with reduce power semiconductor devices

This paper introduces a modified multilevel inverter topology with asymmetrical dc sources combination. The significant features of the proposed circuit are the reduced number of switches and low total standing voltage (TSV). Proposed topology utilizes ten switches to produce 13 level output with per unit TSVp.u of 5.33. An additional feature of the proposed topology is the inherent negative level generation as there is no requirement of an H-bridge for the polarity reversals. Nearest level control (NLC) technique is used as the modulation strategy. Performance of the proposed topology is validated through extensive analysis using Simulink and PLECS software. Detailed circuit analysis and its power loss, as well as efficiency studies, have been carried out under constant and dynamic load conditions. Results obtained shows that the proposed topology is working well, producing an output of 13-level with total harmonic distortion of 6.36% and inverter efficiency of 98.8%. The topology is extended to n-level structure, and its generalized expressions for different parameters were formulated. The comparison of the generalized structure with other existing topology is carried out, and it is found that the proposed topology outperform other topologies on many parameters.

[1]  Kent Bertilsson,et al.  A General Review of Multilevel Inverters Based on Main Submodules: Structural Point of View , 2019, IEEE Transactions on Power Electronics.

[2]  Abdolreza Sheikholeslami,et al.  An Envelope Type (E-Type) Module: Asymmetric Multilevel Inverters With Reduced Components , 2016, IEEE Transactions on Industrial Electronics.

[3]  R. Naderi,et al.  Phase-Shifted Carrier PWM Technique for General Cascaded Inverters , 2008, IEEE Transactions on Power Electronics.

[4]  Asghar Taheri,et al.  New bidirectional multilevel inverter topology with staircase cascading for symmetric and asymmetric structures , 2017 .

[5]  Shahrin Md. Ayob,et al.  Nine-level asymmetrical single phase multilevel inverter topology with low switching frequency and reduce device counts , 2017, 2017 IEEE International Conference on Industrial Technology (ICIT).

[6]  Saad Mekhilef,et al.  Low Switching Frequency Based Asymmetrical Multilevel Inverter Topology With Reduced Switch Count , 2019, IEEE Access.

[7]  M. Saad bin Arif,et al.  Performance Evaluation of Modified 5-Level T-Type H-Bridge Inverter Utilizing Different PWM Modulation Schemes , 2019, 2019 Innovations in Power and Advanced Computing Technologies (i-PACT).

[8]  Junfeng Liu,et al.  A Cascaded Multilevel Inverter Based on Switched-Capacitor for High-Frequency AC Power Distribution System , 2014, IEEE Transactions on Power Electronics.

[9]  Nik Rumzi Nik Idris,et al.  A Symmetrical Cascaded Compact-Module Multilevel Inverter (CCM-MLI) With Pulsewidth Modulation , 2018, IEEE Transactions on Industrial Electronics.

[10]  Ebrahim Babaei,et al.  A New General Multilevel Converter Topology Based on Cascaded Connection of Submultilevel Units With Reduced Switching Components, DC Sources, and Blocked Voltage by Switches , 2016, IEEE Transactions on Industrial Electronics.

[11]  Ebrahim Babaei,et al.  A Single-Phase Cascaded Multilevel Inverter Based on a New Basic Unit With Reduced Number of Power Switches , 2015, IEEE Transactions on Industrial Electronics.

[12]  Shahrin Md. Ayob,et al.  Asymmetrical multilevel inverter topology with reduced power semiconductor devices , 2016, 2016 IEEE Industrial Electronics and Applications Conference (IEACon).

[13]  Tapan Kumar Chakraborty,et al.  Generation of 13-Level Output Voltage from Single-Phase Multilevel Inverter Consisting of Cascaded Three H-Bridge Units , 2018, 2018 2nd IEEE International Conference on Power Electronics, Intelligent Control and Energy Systems (ICPEICES).

[14]  Abdolreza Sheikholeslami,et al.  A Square T-Type (ST-Type) Module for Asymmetrical Multilevel Inverters , 2018, IEEE Transactions on Power Electronics.

[15]  Sze Sing Lee,et al.  Dual-T-Type Seven-Level Boost Active-Neutral-Point-Clamped Inverter , 2019, IEEE Transactions on Power Electronics.

[16]  Mehdi Abapour,et al.  Switched-Capacitor-Based Single-Source Cascaded H-Bridge Multilevel Inverter Featuring Boosting Ability , 2019, IEEE Transactions on Power Electronics.

[17]  E. Babaei,et al.  Extended high step-up structure for multilevel converter , 2016 .

[18]  Satish Kumar,et al.  Asymmetric hybrid multilevel inverter with reduced harmonic using hybrid modulation technique , 2020 .

[19]  Jun Zeng,et al.  Symmetric/Asymmetric Hybrid Multilevel Inverters Integrating Switched-Capacitor Techniques , 2018, IEEE Journal of Emerging and Selected Topics in Power Electronics.

[20]  Shahrin Md. Ayob,et al.  Asymmetrical Nine-Level Inverter Topology with Reduce Power Semicondutor Devices , 2018 .

[21]  Wail Ali Ali Saleh,et al.  Harmonic minimization of a single-phase asymmetrical TCHB multilevel inverter based on nearest level control method , 2020 .

[22]  Kamal Al-Haddad,et al.  Packed E-Cell (PEC) Converter Topology Operation and Experimental Validation , 2019, IEEE Access.

[23]  Kent Bertilsson,et al.  A 13-Levels Module (K-Type) With Two DC Sources for Multilevel Inverters , 2019, IEEE Transactions on Industrial Electronics.