Methodology for the design of a 4-bit soft-hardware-logic circuit based on neuron MOS transistors
暂无分享,去创建一个
[1] Jaime Ramirez-Angulo,et al. Low-voltage circuits building blocks using multiple-input floating-gate transistors , 1995 .
[2] Jaime Ramirez-Angulo,et al. MITE circuits: the continuous-time counterpart to switched-capacitor circuits , 2001 .
[3] Tadashi Shibata,et al. A functional MOS transistor featuring gate-level weighted sum and threshold operations , 1992 .
[4] Tadashi Shibata,et al. Neuron MOS binary-logic integrated circuits. I. Design fundamentals and soft-hardware-logic circuit implementation , 1993 .
[5] R.E. Howard,et al. A programmable analog neural network chip , 1988, Proceedings of the IEEE 1988 Custom Integrated Circuits Conference.
[6] Tadahiro Ohmi,et al. Neuron MOS binary-logic integrated circuits. II. Simplifying techniques of circuit configuration and their practical applications , 1993 .
[7] Tor Sverre Lande,et al. Overview of floating-gate devices, circuits, and systems , 2001 .
[8] A.M. Santiago,et al. Circuit for logical-binary functions using MOS floating-gate devices , 2005, 2005 2nd International Conference on Electrical and Electronics Engineering.
[9] B. A. Minch,et al. Translinear circuits using subthreshold floating-gate MOS transistors , 1996 .
[10] Tadahiro Ohmi,et al. An intelligent MOS transistor featuring gate-level weighted sum and threshold operations , 1991, International Electron Devices Meeting 1991 [Technical Digest].
[11] F. J. Kub,et al. Programmable analog vector-matrix multipliers , 1990 .