A new VLSI IC design automation methodology with reduced NRE costs and time-to-market using the NPN class Representation and functional symmetry
暂无分享,去创建一个
[1] Gajski,et al. Guest Editors' Introduction: New VLSI Tools , 1983, Computer.
[2] Robert K. Brayton,et al. Reducing structural bias in technology mapping , 2006, ICCAD-2005. IEEE/ACM International Conference on Computer-Aided Design, 2005..
[3] Lingli Wang,et al. Lazy man's logic synthesis , 2012, 2012 IEEE/ACM International Conference on Computer-Aided Design (ICCAD).
[4] Jarrod A. Roy,et al. Min-cut floorplacement , 2006, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.
[5] Robert K. Brayton,et al. Multilevel logic synthesis , 1990, Proc. IEEE.
[6] Takeshi Yoshimura,et al. A generalized V-shaped multilevel method for large scale floorplanning , 2009, 2009 10th International Symposium on Quality Electronic Design.
[7] R. Brayton,et al. Mapping with Boolean Matching , Supergates and Choices , 2004 .
[8] Andreas Kuehlmann,et al. Building a Better Boolean Matcher and Symmetry Detector , 2006, Proceedings of the Design Automation & Test in Europe Conference.
[9] Prabhakar Kudva,et al. Measurements for structural logic synthesis optimizations , 2003, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..
[10] André I. Reis,et al. Classifying n-Input Boolean Functions , 2001 .