System level design tools for creating DSP designs reduce the amount of time needed to create a DSP design, in part by eliminating the need for verification between system model and hardware implementation. The design is developed within a high-level modeling environment. This description is compiled into a hardware description language, and synthesized by traditional FPGA (field programmable gate array) tools. The use of system level tools can eliminate the need for extensive hardware knowledge. We demonstrate how such tools can be used to build a bit error rate (BER) tester, and how hardware co-simulation of the entire system provided a 10,000x speed-up over a pure software simulation FPGA tools. The use of system level tools can eliminate the need for extensive hardware knowledge. We demonstrate how such tools can be used to build a bit error rate (BER) tester, and how hardware co-simulation of the entire system provided a 10,000x speed-up over a pure software simulation.
[1]
Brad L. Hutchings,et al.
JHDL-an HDL for reconfigurable systems
,
1998,
Proceedings. IEEE Symposium on FPGAs for Custom Computing Machines (Cat. No.98TB100251).
[2]
Prof.Dr.-Ing. Ulrich Reimers.
Digital Video Broadcasting (DVB)
,
2001,
Springer Berlin Heidelberg.
[3]
Shu Lin,et al.
Error control coding : fundamentals and applications
,
1983
.
[4]
James Hwang,et al.
Building Custom FIR Filters Using System Generator
,
2002,
FPL.
[5]
Nabeel Shirazi,et al.
System Level Tools for DSP in FPGAs
,
2001,
FPL.
[6]
Jean-Luc Danger,et al.
Design and performance analysis of a high speed AWGN communication channel emulator
,
2001,
2001 IEEE Pacific Rim Conference on Communications, Computers and Signal Processing (IEEE Cat. No.01CH37233).