Reexamination of SRAM Cell Write Margin Definitions in View of Predicting the Distribution
暂无分享,去创建一个
Tsutomu Yoshimura | Shunji Nakata | Hirotsugu Suzuki | Shin'ichiro Mutoh | Masayuki Miyama | Yoshio Matsuda | Hiroshi Makino | Shuhei Iwade | H. Makino | S. Mutoh | T. Yoshimura | S. Iwade | Y. Matsuda | S. Nakata | M. Miyama | Hirotsugu Suzuki
[1] N. Planes,et al. A New Combined Methodology for Write-Margin Extraction of Advanced SRAM , 2007, 2007 IEEE International Conference on Microelectronic Test Structures.
[2] M. Nomura,et al. Redefinition of Write Margin for Next-Generation SRAM and Write-Margin Monitoring Circuit , 2006, 2006 IEEE International Solid State Circuits Conference - Digest of Technical Papers.
[3] S. Kosonocky,et al. Fluctuation limits & scaling opportunities for CMOS SRAM cells , 2005, IEEE InternationalElectron Devices Meeting, 2005. IEDM Technical Digest..
[4] N. Vallepalli,et al. A 3-GHz 70-mb SRAM in 65-nm CMOS technology with integrated column-based dynamic power supply , 2005, IEEE Journal of Solid-State Circuits.
[5] M.J.M. Pelgrom,et al. Matching properties of MOS transistors , 1989 .
[6] C. Wann,et al. SRAM cell design for stability methodology , 2005, IEEE VLSI-TSA International Symposium on VLSI Technology, 2005. (VLSI-TSA-Tech)..
[7] Atsushi Kawasumi,et al. A process-variation-tolerant dual-power-supply SRAM with 0.179µm2 Cell in 40nm CMOS using level-programmable wordline driver , 2009, 2009 IEEE International Solid-State Circuits Conference - Digest of Technical Papers.
[8] Jiajing Wang,et al. Analyzing static and dynamic write margin for nanometer SRAMs , 2008, Proceeding of the 13th international symposium on Low power electronics and design (ISLPED '08).
[9] W. Dehaene,et al. Read Stability and Write-Ability Analysis of SRAM Cells for Nanometer Technologies , 2006, IEEE Journal of Solid-State Circuits.
[10] Borivoje Nikolic,et al. Large-Scale SRAM Variability Characterization in 45 nm CMOS , 2009, IEEE Journal of Solid-State Circuits.
[11] Tsutomu Yoshimura,et al. Simultaneous enlargement of SRAM read/write noise margin by controlling virtual ground lines , 2010, Proceedings of the 8th IEEE International NEWCAS Conference 2010.