This chapter focuses on supply voltage scaling which is the most effective way to reduce power dissipation. First, the challenges involved in supply voltage scaling for low power are highlighted. Then, the difference between constant-field and constant-voltage scaling are explained in the context of feature size scaling. The short-channel effects arising out of feature size scaling are also discussed. Architecture-level approaches for low power, using parallelism and pipelining are explored. Multi-core processor architecture as an approach for low power is explained. Voltage scaling techniques using high-level transformations are presented. The multilevel voltage scaling (MVS) approach is introduced and various challenges in MVS are discussed. The implementation of dynamic voltage and frequency scaling (DVFS) approach is presented. Then, a close-loop approach known as the adaptive voltage scaling (AVS) is implemented which monitors the performance at execution time to estimate the required supply voltage and accordingly voltage scaling is performed. Finally, subthreshold circuits are introduced that operate with a supply voltage less than the threshold voltage of the metal–oxide–semiconductor (MOS) transistors, resulting in a significant reduction of power dissipation at the cost of longer delay.
[1]
Ramesh Vaddi,et al.
Device and Circuit Design Challenges in the Digital Subthreshold Region for Ultralow-Power Applications
,
2009,
VLSI Design.
[2]
Mohamed I. Elmasry,et al.
Low Power Digital Vlsi Design
,
2015
.
[3]
Takahiro Seki,et al.
Dynamic voltage and frequency management for a low-power embedded microprocessor
,
2005,
2004 IEEE International Solid-State Circuits Conference (IEEE Cat. No.04CH37519).
[4]
Anantha Chandrakasan,et al.
Dynamic voltage scheduling using adaptive filtering of workload traces
,
2001,
VLSI Design 2001. Fourteenth International Conference on VLSI Design.
[5]
Anantha P. Chandrakasan,et al.
Low-power CMOS digital design
,
1992
.
[6]
Robert C. Aitken,et al.
Low Power Methodology Manual - for System-on-Chip Design
,
2007
.
[7]
Shin Min Kang,et al.
CMOS Digital Integrated Cir-cuits: Analysis and Design
,
2002
.
[8]
S. Dasgupta,et al.
Device and Circuit Co-Design Robustness Studies in the Subthreshold Logic for Ultralow-Power Applications for 32 nm CMOS
,
2010,
IEEE Transactions on Electron Devices.
[9]
Anantha P. Chandrakasan,et al.
Low Power Digital CMOS Design
,
1995
.