A 0.4-to-40MS/s 75.7dB-SNDR Fully Dynamic Event-Driven Pipelined ADC with 3-Stage Cascoded Floating Inverter Amplifier
暂无分享,去创建一个
Nan Sun | David Z. Pan | Wei Shi | Xiangxing Yang | Xiyuan Tang | Jiaxin Liu | D. Pan | Nan Sun | Xiyuan Tang | Jiaxin Liu | Wei Shi | Xiangxing Yang
[1] Kazuki Sobue,et al. A 10-mW 16-b 15-MS/s Two-Step SAR ADC With 95-dB DR Using Dual-Deadzone Ring Amplifier , 2019, IEEE Journal of Solid-State Circuits.
[2] Jia-Ching Wang,et al. 16.4 A Calibration-Free 71.7dB SNDR 100MS/s 0.7mW Weighted-Averaging Correlated Level Shifting Pipelined SAR ADC with Speed-Enhancement Scheme , 2020, 2020 IEEE International Solid- State Circuits Conference - (ISSCC).
[3] Nan Sun,et al. 9.5 A 13.5b-ENOB Second-Order Noise-Shaping SAR with PVT-Robust Closed-Loop Dynamic Amplifier , 2020, 2020 IEEE International Solid- State Circuits Conference - (ISSCC).
[4] Michael P. Flynn,et al. A 1 mW 71.5 dB SNDR 50 MS/s 13 bit Fully Differential Ring Amplifier Based SAR-Assisted Pipeline ADC , 2015, IEEE Journal of Solid-State Circuits.
[5] Jan Craninckx,et al. 3.6 A 6-to-600MS/s Fully Dynamic Ringamp Pipelined ADC with Asynchronous Event-Driven Clocking in 16nm , 2019, 2019 IEEE International Solid- State Circuits Conference - (ISSCC).
[6] Rui Paulo Martins,et al. A 77dB SNDR 12.5MHz Bandwidth 0–1 MASH ∑Δ ADC Based on the Pipelined-SAR Structure , 2018, 2018 IEEE Symposium on VLSI Circuits.
[7] Wei Shi,et al. An Energy-Efficient Comparator With Dynamic Floating Inverter Amplifier , 2020, IEEE Journal of Solid-State Circuits.