Stacking memory architecture exploration for three-dimensional integrated circuit in 3-D PAC

Today's electronic devices are expected to be fully function, low power consumption and high performance. There are more and more functional modules integrated in a SoC chip. A three-dimension integrated circuit (3-D IC) is developed and in which two or more layers of active electronic components are integrated both vertically into a single circuit. In two-dimension IC, the memory size usually dominated and occupied the most of area. Besides, 3-D IC designs will deal with serious challenges in design space exploration and system validation. In this work, we analyze different system architectures, mainly the architecture of the stacking memory. To demonstrate our 3-D IC design techniques, the stacking memory approach is employed in our “3D-PAC (Parallel Architecture Core)” design. In 3D-PAC, we stack 512KB SRAM directly on top of the logic die which is heterogeneous multi-core computing platform for multimedia application purpose. Finally, we use ESL technology to demonstrate the performance improvement. The result shows that there is 34.89% of speed-up by using the stacking memory architecture.

[1]  Shau-Yin Tseng,et al.  PAC DSP Core and Application Processors , 2006, 2006 IEEE International Conference on Multimedia and Expo.

[2]  Luca Benini,et al.  Design space exploration for 3D-stacked DRAMs , 2011, 2011 Design, Automation & Test in Europe.

[3]  Chih-Wei Liu,et al.  Design and Implementation of a High-Performance and Complexity-Effective VLIW DSP for Multimedia Applications , 2008, J. Signal Process. Syst..

[4]  Shau-Yin Tseng,et al.  Waiting cycle analysis on H.246 decoder run in PAC Duo platform , 2010, 2010 IEEE International Conference on Acoustics, Speech and Signal Processing.

[5]  Yuan-Hua Chu,et al.  Overview of ITRI PAC project - from VLIW DSP processor to multicore computing platform , 2008, 2008 IEEE International Symposium on VLSI Design, Automation and Test (VLSI-DAT).

[6]  Yuan Xie,et al.  Design space exploration for 3D architectures , 2006, JETC.

[7]  Kia Bazargan,et al.  Placement and routing in 3D integrated circuits , 2005, IEEE Design & Test of Computers.

[8]  Yuan-Hua Chu,et al.  Energy-effective design & implementation of an embedded VLIW DSP , 2008, 2008 International SoC Design Conference.