A Scalable Shield-Bitline-Overdrive Technique for Sub-1.5 V Chain FeRAMs
暂无分享,去创建一个
Tohru Ozaki | Akihiro Nitayama | Ryo Fukuda | Daisaburo Takashima | Daisuke Hashimoto | Yohji Watanabe | Takeshi Hamamoto | Shinichiro Shiratake | Hidehiro Shiga | Katsuhiko Hoya | Tadashi Miyakawa | Ryu Ogiwara | Ryosuke Takizawa | Shuso Fujii | Hiroyuki Kanaya | Susumu Shuto | Koji Yamakawa | Iwao Kunishima | Ryosuke Doumae
[1] S. Shiratake,et al. A 64Mb Chain FeRAM with Quad-BL Architecture and 200MB/s Burst Mode , 2006, 2006 IEEE International Solid State Circuits Conference - Digest of Technical Papers.
[2] Tohru Ozaki,et al. A scalable shield-bitline-overdrive technique for 1.3V Chain FeRAM , 2010, 2010 IEEE International Solid-State Circuits Conference - (ISSCC).
[3] S. Shiratake,et al. High-density and high-speed 128Mb chain FeRAM™ with SDRAM-compatible DDR2 interface , 2006, 2009 Symposium on VLSI Technology.
[4] Y. Itoh,et al. A 76 mm/sup 2/ 8 Mb chain ferroelectric memory , 2001, 2001 IEEE International Solid-State Circuits Conference. Digest of Technical Papers. ISSCC (Cat. No.01CH37177).
[5] Daisaburo Takashima,et al. A 128 Mb Chain FeRAM and System Design for HDD Application and Enhanced HDD Performance , 2011, IEEE Journal of Solid-State Circuits.
[6] S. Kawashima,et al. Bitline GND sensing technique for low-voltage operation FeRAM , 2002 .
[7] Tohru Ozaki,et al. A 1.6 GB/s DDR2 128 Mb Chain FeRAM With Scalable Octal Bitline and Sensing Schemes , 2010, IEEE Journal of Solid-State Circuits.
[8] S. Shiratake,et al. High Density and High Reliability Chain FeRAM with Damage-Robust MOCVD-PZT Capacitor with SrRuO3/IrO2 Top Electrode for 64Mb and Beyond , 2006, 2006 Symposium on VLSI Technology, 2006. Digest of Technical Papers..
[9] Tohru Ozaki,et al. A 64-Mb Chain FeRAM With Quad BL Architecture and 200 MB/s Burst Mode , 2010, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[10] Daisaburo Takashima,et al. High-density chain ferroelectric random access memory (chain FRAM) , 1997 .