A Scalable Shield-Bitline-Overdrive Technique for Sub-1.5 V Chain FeRAMs

A ferroelectric capacitor overdrive technique with shield-bitline drive has been demonstrated and verified by a 130 nm 576 Kb test chip with a 0.7191 μm2 cell. First, cell signal degradation and bitline-to-bitline coupling noise worsened by wide cell signal distribution in low voltage scaled FeRAMs are discussed. Next, the shield-bitline-overdrive technique is presented. This technique applies a 0.24 V higher bias to the ferroelectric capacitor through bitline-to-bitline coupling during the read operation without increasing device stress, and eliminates bitline-to-bitline coupling noise. The measured tail-to-tail cell signal is improved by 100 mV and effectively doubles for 1.3 V array operation. The area penalty of the proposed scheme is 0.9% of the 576 Kb cell array, and the access time penalty is 5 ns. The effect of this technique will be enhanced by cell shrink as the bitline-to-bitline coupling ratio increases. A tail-to-tail cell signal window of more than 200 mV is expected in 1.3 V 256 Mb and 1.2 V 512 Mb chain FeRAMs, whereas the tail-to-tail cell signal window without overdrive would degrade to 95 mV for 256 Mb and 60 mV for 512 Mb.

[1]  S. Shiratake,et al.  A 64Mb Chain FeRAM with Quad-BL Architecture and 200MB/s Burst Mode , 2006, 2006 IEEE International Solid State Circuits Conference - Digest of Technical Papers.

[2]  Tohru Ozaki,et al.  A scalable shield-bitline-overdrive technique for 1.3V Chain FeRAM , 2010, 2010 IEEE International Solid-State Circuits Conference - (ISSCC).

[3]  S. Shiratake,et al.  High-density and high-speed 128Mb chain FeRAM™ with SDRAM-compatible DDR2 interface , 2006, 2009 Symposium on VLSI Technology.

[4]  Y. Itoh,et al.  A 76 mm/sup 2/ 8 Mb chain ferroelectric memory , 2001, 2001 IEEE International Solid-State Circuits Conference. Digest of Technical Papers. ISSCC (Cat. No.01CH37177).

[5]  Daisaburo Takashima,et al.  A 128 Mb Chain FeRAM and System Design for HDD Application and Enhanced HDD Performance , 2011, IEEE Journal of Solid-State Circuits.

[6]  S. Kawashima,et al.  Bitline GND sensing technique for low-voltage operation FeRAM , 2002 .

[7]  Tohru Ozaki,et al.  A 1.6 GB/s DDR2 128 Mb Chain FeRAM With Scalable Octal Bitline and Sensing Schemes , 2010, IEEE Journal of Solid-State Circuits.

[8]  S. Shiratake,et al.  High Density and High Reliability Chain FeRAM with Damage-Robust MOCVD-PZT Capacitor with SrRuO3/IrO2 Top Electrode for 64Mb and Beyond , 2006, 2006 Symposium on VLSI Technology, 2006. Digest of Technical Papers..

[9]  Tohru Ozaki,et al.  A 64-Mb Chain FeRAM With Quad BL Architecture and 200 MB/s Burst Mode , 2010, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.

[10]  Daisaburo Takashima,et al.  High-density chain ferroelectric random access memory (chain FRAM) , 1997 .