Efficient design and implementation of image processing algorithms on reconfigurable hardware using Handel-C
暂无分享,去创建一个
Efficient Design and Implementation of Image Processing Algorithms on ReconAgurable Hardware using Handel-C by Venkateshwar Rao Daggu Dr. Muthukumar Venkatesan, Examination Committee Chair Professor of Electrical and Computer Engineering University of Nevada, Las Vegas Computer manipulation of images is generally defined as Digital image processing (DIP). DIP is used in variety of applications, including video surveillance, target recognition, and image enhancement. These applications are usually implemented in software but may use special purpose hardware for speed. With advances in the VLSI technology hardware implementation has become an attractive alternative. Assigning complex computation tasks to hardware and exploiting the parallelism and pipelining in algorithms yield significant speedup in running times. In this thesis the image processing algorithms like median filter, basic morphological operators, convolution and edge detection algorithms are implemented on FPGA. A pipelined architecture of these algorithms is presented. The proposed architectures are capable of producing one output on every clock cycle. The hardware modeling was accomplished using Handel-C (DK2 environment). The algorithm was tested on standard image processing benchmarks and the results are compared with that obtained on software.
[1] Lee Ferguson. Image processing using reconfigurable FPGAs , 1996, Other Conferences.
[2] Tom Chen,et al. A real-time high performance edge detector for computer vision applications , 1997, Proceedings of ASP-DAC '97: Asia and South Pacific Design Automation Conference.
[3] Handel-C. A Pipelined Hardware Implementation of Genetic Programming Using FPGAs and Handel-C , .
[4] Zhuang Ke. DSP-Based Real-time Image Processing , 2004 .