Interconnect scaling-the real limiter to high performance ULSI
暂无分享,去创建一个
Reducing interconnect pitch improves layout density, but degrades interconnect RC delay. Increasing metal aspect ratio (thickness/width) improves RC delay, but maximum benefits are achieved at an aspect ratio of /spl sim/2. Adding more interconnect layers improves density and performance, but practical limits are reached in just a few generations. New conductor and dielectric materials and improved circuit design techniques will be needed to meet future ULSI interconnect requirements.
[1] Chien Chiang,et al. Diffusion of copper through dielectric films under bias temperature stress , 1995 .
[2] Karen Maex. CoSi2: An attractive alternative to TiSi2 , 1995 .
[3] Tadahiro Ohmi,et al. A novel self-aligned surface-silicide passivation technology for reliability enhancement in copper interconnects , 1995, 1995 Symposium on VLSI Technology. Digest of Technical Papers.