Comparison framework for low swing on-chip interconnect circuits
暂无分享,去创建一个
[1] Atul Maheshwari,et al. Differential current-sensing for on-chip interconnects , 2004, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[2] Wayne P. Burleson,et al. Repeater insertion in deep sub-micron CMOS: ramp-based analytical model and placement sensitivity analysis , 2000, 2000 IEEE International Symposium on Circuits and Systems. Emerging Technologies for the 21st Century. Proceedings (IEEE Cat No.00CH36353).
[3] George Varghese,et al. Low-swing on-chip signaling techniques: effectiveness and robustness , 2000, IEEE Trans. Very Large Scale Integr. Syst..
[4] Gaetano Palumbo,et al. Propagation Delay of an RC-Chain With a Ramp Input , 2007, IEEE Transactions on Circuits and Systems II: Express Briefs.
[5] J.D. Meindl,et al. Optimal interconnection circuits for VLSI , 1985, IEEE Transactions on Electron Devices.
[6] Harry J. M. Veendrick,et al. High speed current-mode signaling circuits for on-chip interconnects , 2005, 2005 IEEE International Symposium on Circuits and Systems.
[7] V.G. Oklobdzija,et al. Energy minimization method for optimal energy-delay extraction , 2003, ESSCIRC 2004 - 29th European Solid-State Circuits Conference (IEEE Cat. No.03EX705).
[8] Bart R. Zeydel,et al. Energy Optimization of High-Performance Circuits , 2003, PATMOS.
[9] S C Esener,et al. Speed and energy analysis of digital interconnections: comparison of on-chip, off-chip, and free-space technologies. , 1998, Applied optics.
[10] R. Cavin,et al. A 16 Gb/s adaptive bandwidth on-chip bus based on hybrid current/voltage mode signaling , 2006, IEEE Journal of Solid-State Circuits.
[11] T. Lehmann,et al. Energy optimization for current-mode signaling in high-speed on-chip interconnects , 2007, 2007 International Conference on Intelligent and Advanced Systems.
[12] Kaustav Banerjee,et al. A power-optimal repeater insertion methodology for global interconnects in nanometer designs , 2002 .
[13] Resve Saleh,et al. Analysis and Design of Digital Integrated Circuits , 1983 .
[14] Wentai Liu,et al. Current-mode signaling in deep submicrometer global interconnects , 2003, IEEE Trans. Very Large Scale Integr. Syst..
[15] Jan M. Rabaey,et al. Digital Integrated Circuits: A Design Perspective , 1995 .
[16] Marios C. Papaefthymiou,et al. Practical repeater insertion for low power: what repeater library do we need? , 2006, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.
[17] Jeffrey A. Davis,et al. Optimization of throughput performance for low-power VLSI interconnects , 2005, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[18] Pawan Kapur,et al. Power estimation in global interconnects and its reduction using a novel repeater optimization methodology , 2002, DAC '02.
[19] Eby G. Friedman,et al. Repeater design to reduce delay and power in resistive interconnect , 1997, Proceedings of 1997 IEEE International Symposium on Circuits and Systems. Circuits and Systems in the Information Age ISCAS '97.
[20] Bart R. Zeydel,et al. Design of Energy Efficient Digital Circuits , 2006 .
[21] Rajeevan Chandel,et al. Transition time considerations in repeater‐chains , 2005 .