Lumped versus distributed RC and RLC interconnect impedances
暂无分享,去创建一个
[1] Miquel Roca,et al. Inductance in VLSI interconnection modelling , 1998 .
[2] C.R. Hogge. A self correcting clock recovery circuit , 1985, IEEE Transactions on Electron Devices.
[3] H. B. Bakoglu,et al. Circuits, interconnections, and packaging for VLSI , 1990 .
[4] J.D.H. Alexander. Clock recovery from random binary signals , 1975 .
[5] D. A. Priore. Inductance on silicon for sub-micron CMOS VLSI , 1993, Symposium 1993 on VLSI Circuits.
[6] Wolfgang Fichtner,et al. Low-power logic styles: CMOS versus pass-transistor logic , 1997, IEEE J. Solid State Circuits.
[7] F. Gardner,et al. Charge-Pump Phase-Lock Loops , 1980, IEEE Trans. Commun..
[8] A. R. Newton,et al. Alpha-power law MOSFET model and its applications to CMOS inverter delay and other formulas , 1990 .
[9] T. Sakurai,et al. Approximation of wiring delay in MOSFET LSI , 1983, IEEE Journal of Solid-State Circuits.
[10] S. Bothra,et al. Analysis of the effects of scaling on interconnect delay in ULSI circuits , 1993 .
[11] Masakazu Shoji,et al. High-Speed Digital Circuits , 1996 .
[12] B. Razavi. Monolithic phase-locked loops and clock recovery circuits : theory and design , 1996 .
[13] Yehea Ismail,et al. Figures of merit to characterize the importance of on-chip inductance , 1999 .
[14] J.D. Meindl,et al. Optimal interconnection circuits for VLSI , 1985, IEEE Transactions on Electron Devices.