A 0.1 mm$^{2}$ , Wide Bandwidth Continuous-Time $\Sigma\Delta$ ADC Based on a Time Encoding Quantizer in 0.13 $\mu$
暂无分享,去创建一个
[1] Francisco Colodro Ruiz,et al. Continuous-Time Sigma–Delta Modulator With an Embedded Pulsewidth Modulation , 2008, IEEE Transactions on Circuits and Systems I: Regular Papers.
[2] Kathleen Philips,et al. A continuous-time ΣΔ ADC with increased immunity to interferers , 2004 .
[3] R. Schreier,et al. Delta-sigma data converters : theory, design, and simulation , 1997 .
[4] Bharadwaj S. Amrutur,et al. Continuous Time Sigma Delta Modulator Employing a Novel Comparator Architecture , 2007, 20th International Conference on VLSI Design held jointly with 6th International Conference on Embedded Systems (VLSID'07).
[5] A.H.M. van Roermund,et al. Analysis and design of high-performance asynchronous sigma-delta Modulators with a binary quantizer , 2006, IEEE Journal of Solid-State Circuits.
[6] Robert H. M. van Veldhoven,et al. A 56 mW Continuous-Time Quadrature Cascaded $\Sigma\Delta$ Modulator With 77 dB DR in a Near Zero-IF 20 MHz Band , 2007, IEEE Journal of Solid-State Circuits.
[7] C. Holuigue,et al. A 20-mW 640-MHz CMOS Continuous-Time $\Sigma\Delta$ ADC With 20-MHz Signal Bandwidth, 80-dB Dynamic Range and 12-bit ENOB , 2006, IEEE Journal of Solid-State Circuits.
[8] Patrizia Greco,et al. A 3-mW 74-dB SNR 2-MHz continuous-time delta-sigma ADC with a tracking ADC quantizer in 0.13-μm CMOS , 2005 .
[9] F. Kuttner,et al. A 3-mW 74-dB SNR 2-MHz continuous-time delta-sigma ADC with a tracking ADC quantizer in 0.13-/spl mu/m CMOS , 2005, IEEE Journal of Solid-State Circuits.
[10] A.H.M. van Roermund,et al. A continuous-time /spl Sigma//spl Delta/ ADC with increased immunity to interferers , 2004, IEEE Journal of Solid-State Circuits.
[11] M.Z. Straayer,et al. A 12-Bit, 10-MHz Bandwidth, Continuous-Time $\Sigma\Delta$ ADC With a 5-Bit, 950-MS/s VCO-Based Quantizer , 2008, IEEE Journal of Solid-State Circuits.
[12] Arthur H. M. van Roermund,et al. Sigma-delta modulators operating at a limit cycle , 2006, IEEE Transactions on Circuits and Systems II: Express Briefs.
[13] Thomas Blon,et al. A 20-mW 640-MHz CMOS continuous-time ΣΔ ADC with 20-MHz signal bandwidth, 80-dB dynamic range and 12-bit ENOB , 2006 .
[14] Michael H. Perrott,et al. A 12-Bit, 10-MHz Bandwidth, Continuous-Time ΣΔ ADC With a 5-Bit, 950-MS/s VCO-Based Quantizer , 2008, VLSIC 2008.
[15] Bruce A. Wooley,et al. A 77-dB Dynamic Range, 7.5-MHz Hybrid Continuous-Time/Discrete-Time Cascaded ΣΔ Modulator , 2008, VLSIC 2008.
[16] Shouli Yan,et al. A 2.7-mW 2-MHz Continuous-Time $\Sigma \Delta$ Modulator With a Hybrid Active–Passive Loop Filter , 2008, IEEE Journal of Solid-State Circuits.
[17] G. Temes. Delta-sigma data converters , 1994 .
[18] M. Høvin,et al. Delta-sigma modulators using frequency-modulated intermediate values , 1997, IEEE J. Solid State Circuits.
[19] B.A. Wooley,et al. A 77-dB Dynamic Range, 7.5-MHz Hybrid Continuous-Time/Discrete-Time Cascaded $\Sigma \Delta$ Modulator , 2008, IEEE Journal of Solid-State Circuits.
[20] László Tóth,et al. Perfect recovery and sensitivity analysis of time encoded bandlimited signals , 2004, IEEE Transactions on Circuits and Systems I: Regular Papers.
[21] M. Clara,et al. A 70-mW 300-MHz CMOS continuous-time /spl Sigma//spl Delta/ ADC with 15-MHz bandwidth and 11 bits of resolution , 2004, IEEE Journal of Solid-State Circuits.
[22] Enrique Prefasi,et al. Analog-to-digital conversion using noise shaping and time encoding , 2008, IEEE Transactions on Circuits and Systems I: Regular Papers.